PS2.fit.rpt
上传用户:keloyb
上传日期:2022-08-09
资源大小:256k
文件大小:58k
源码类别:

VHDL/FPGA/Verilog

开发平台:

Others

  1. Fitter report for PS2
  2. Thu Jun 11 23:51:37 2009
  3. Quartus II Version 8.0 Build 215 05/29/2008 SJ Full Version
  4. ---------------------
  5. ; Table of Contents ;
  6. ---------------------
  7.   1. Legal Notice
  8.   2. Fitter Summary
  9.   3. Fitter Settings
  10.   4. Pin-Out File
  11.   5. Fitter Resource Usage Summary
  12.   6. Input Pins
  13.   7. Output Pins
  14.   8. I/O Bank Usage
  15.   9. All Package Pins
  16.  10. Output Pin Default Load For Reported TCO
  17.  11. Fitter Resource Utilization by Entity
  18.  12. Delay Chain Summary
  19.  13. Control Signals
  20.  14. Global & Other Fast Signals
  21.  15. Non-Global High Fan-Out Signals
  22.  16. Interconnect Usage Summary
  23.  17. LAB Logic Elements
  24.  18. LAB-wide Signals
  25.  19. LAB Signals Sourced
  26.  20. LAB Signals Sourced Out
  27.  21. LAB Distinct Inputs
  28.  22. Fitter Device Options
  29.  23. Fitter Messages
  30.  24. Fitter Suppressed Messages
  31. ----------------
  32. ; Legal Notice ;
  33. ----------------
  34. Copyright (C) 1991-2008 Altera Corporation
  35. Your use of Altera Corporation's design tools, logic functions 
  36. and other software and tools, and its AMPP partner logic 
  37. functions, and any output files from any of the foregoing 
  38. (including device programming or simulation files), and any 
  39. associated documentation or information are expressly subject 
  40. to the terms and conditions of the Altera Program License 
  41. Subscription Agreement, Altera MegaCore Function License 
  42. Agreement, or other applicable license agreement, including, 
  43. without limitation, that your use is for the sole purpose of 
  44. programming logic devices manufactured by Altera and sold by 
  45. Altera or its authorized distributors.  Please refer to the 
  46. applicable agreement for further details.
  47. +------------------------------------------------------------------+
  48. ; Fitter Summary                                                   ;
  49. +-----------------------+------------------------------------------+
  50. ; Fitter Status         ; Successful - Thu Jun 11 23:51:37 2009    ;
  51. ; Quartus II Version    ; 8.0 Build 215 05/29/2008 SJ Full Version ;
  52. ; Revision Name         ; PS2                                      ;
  53. ; Top-level Entity Name ; PS2                                      ;
  54. ; Family                ; MAX II                                   ;
  55. ; Device                ; EPM570T100C5                             ;
  56. ; Timing Models         ; Final                                    ;
  57. ; Total logic elements  ; 96 / 570 ( 17 % )                        ;
  58. ; Total pins            ; 25 / 76 ( 33 % )                         ;
  59. ; Total virtual pins    ; 0                                        ;
  60. ; UFM blocks            ; 0 / 1 ( 0 % )                            ;
  61. +-----------------------+------------------------------------------+
  62. +--------------------------------------------------------------------------------------------------------------------------------------+
  63. ; Fitter Settings                                                                                                                      ;
  64. +--------------------------------------------------------------------+--------------------------------+--------------------------------+
  65. ; Option                                                             ; Setting                        ; Default Value                  ;
  66. +--------------------------------------------------------------------+--------------------------------+--------------------------------+
  67. ; Device                                                             ; EPM570T100C5                   ;                                ;
  68. ; Fit Attempts to Skip                                               ; 0                              ; 0.0                            ;
  69. ; Use smart compilation                                              ; Off                            ; Off                            ;
  70. ; Maximum processors allowed for parallel compilation                ; 1                              ; 1                              ;
  71. ; Use TimeQuest Timing Analyzer                                      ; Off                            ; Off                            ;
  72. ; Router Timing Optimization Level                                   ; Normal                         ; Normal                         ;
  73. ; Placement Effort Multiplier                                        ; 1.0                            ; 1.0                            ;
  74. ; Router Effort Multiplier                                           ; 1.0                            ; 1.0                            ;
  75. ; Always Enable Input Buffers                                        ; Off                            ; Off                            ;
  76. ; Optimize Hold Timing                                               ; IO Paths and Minimum TPD Paths ; IO Paths and Minimum TPD Paths ;
  77. ; Optimize Fast-Corner Timing                                        ; Off                            ; Off                            ;
  78. ; Guarantee I/O Paths Have Zero Hold Time at Fast Corner             ; On                             ; On                             ;
  79. ; PowerPlay Power Optimization                                       ; Normal compilation             ; Normal compilation             ;
  80. ; Optimize Timing                                                    ; Normal compilation             ; Normal compilation             ;
  81. ; Optimize IOC Register Placement for Timing                         ; On                             ; On                             ;
  82. ; Limit to One Fitting Attempt                                       ; Off                            ; Off                            ;
  83. ; Final Placement Optimizations                                      ; Automatically                  ; Automatically                  ;
  84. ; Fitter Aggressive Routability Optimizations                        ; Automatically                  ; Automatically                  ;
  85. ; Fitter Initial Placement Seed                                      ; 1                              ; 1                              ;
  86. ; Slow Slew Rate                                                     ; Off                            ; Off                            ;
  87. ; PCI I/O                                                            ; Off                            ; Off                            ;
  88. ; Weak Pull-Up Resistor                                              ; Off                            ; Off                            ;
  89. ; Enable Bus-Hold Circuitry                                          ; Off                            ; Off                            ;
  90. ; Auto Delay Chains                                                  ; On                             ; On                             ;
  91. ; Perform Physical Synthesis for Combinational Logic for Performance ; Off                            ; Off                            ;
  92. ; Perform Register Duplication for Performance                       ; Off                            ; Off                            ;
  93. ; Perform Register Retiming for Performance                          ; Off                            ; Off                            ;
  94. ; Perform Asynchronous Signal Pipelining                             ; Off                            ; Off                            ;
  95. ; Fitter Effort                                                      ; Auto Fit                       ; Auto Fit                       ;
  96. ; Physical Synthesis Effort Level                                    ; Normal                         ; Normal                         ;
  97. ; Logic Cell Insertion - Logic Duplication                           ; Auto                           ; Auto                           ;
  98. ; Auto Register Duplication                                          ; Auto                           ; Auto                           ;
  99. ; Auto Global Clock                                                  ; On                             ; On                             ;
  100. ; Auto Global Register Control Signals                               ; On                             ; On                             ;
  101. ; Stop After Congestion Map Generation                               ; Off                            ; Off                            ;
  102. ; Save Intermediate Fitting Results                                  ; Off                            ; Off                            ;
  103. +--------------------------------------------------------------------+--------------------------------+--------------------------------+
  104. +--------------+
  105. ; Pin-Out File ;
  106. +--------------+
  107. The pin-out file can be found in E:/FPGA/ALTERA/570-Source/PS2/PS2.pin.
  108. +--------------------------------------------------------------------+
  109. ; Fitter Resource Usage Summary                                      ;
  110. +---------------------------------------------+----------------------+
  111. ; Resource                                    ; Usage                ;
  112. +---------------------------------------------+----------------------+
  113. ; Total logic elements                        ; 96 / 570 ( 17 % )    ;
  114. ;     -- Combinational with no register       ; 55                   ;
  115. ;     -- Register only                        ; 0                    ;
  116. ;     -- Combinational with a register        ; 41                   ;
  117. ;                                             ;                      ;
  118. ; Logic element usage by number of LUT inputs ;                      ;
  119. ;     -- 4 input functions                    ; 32                   ;
  120. ;     -- 3 input functions                    ; 9                    ;
  121. ;     -- 2 input functions                    ; 50                   ;
  122. ;     -- 1 input functions                    ; 5                    ;
  123. ;     -- 0 input functions                    ; 0                    ;
  124. ;                                             ;                      ;
  125. ; Logic elements by mode                      ;                      ;
  126. ;     -- normal mode                          ; 78                   ;
  127. ;     -- arithmetic mode                      ; 18                   ;
  128. ;     -- qfbk mode                            ; 2                    ;
  129. ;     -- register cascade mode                ; 0                    ;
  130. ;     -- synchronous clear/load mode          ; 2                    ;
  131. ;     -- asynchronous clear/load mode         ; 12                   ;
  132. ;                                             ;                      ;
  133. ; Total registers                             ; 41 / 570 ( 7 % )     ;
  134. ; Total LABs                                  ; 12 / 57 ( 21 % )     ;
  135. ; Logic elements in carry chains              ; 20                   ;
  136. ; User inserted logic elements                ; 0                    ;
  137. ; Virtual pins                                ; 0                    ;
  138. ; I/O pins                                    ; 25 / 76 ( 33 % )     ;
  139. ;     -- Clock pins                           ; 1                    ;
  140. ; Global signals                              ; 4                    ;
  141. ; UFM blocks                                  ; 0 / 1 ( 0 % )        ;
  142. ; Global clocks                               ; 4 / 4 ( 100 % )      ;
  143. ; JTAGs                                       ; 0 / 1 ( 0 % )        ;
  144. ; Average interconnect usage (total/H/V)      ; 4% / 3% / 4%         ;
  145. ; Peak interconnect usage (total/H/V)         ; 4% / 3% / 4%         ;
  146. ; Maximum fan-out node                        ; LED4:inst|Refresh[1] ;
  147. ; Maximum fan-out                             ; 16                   ;
  148. ; Highest non-global fan-out signal           ; LED4:inst|Refresh[1] ;
  149. ; Highest non-global fan-out                  ; 16                   ;
  150. ; Total fan-out                               ; 340                  ;
  151. ; Average fan-out                             ; 2.81                 ;
  152. +---------------------------------------------+----------------------+
  153. +---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
  154. ; Input Pins                                                                                                                                                                                                    ;
  155. +--------+-------+----------+--------------+--------------+-------------+-----------------------+--------------------+--------+-----------------+----------+--------------+--------------+----------------------+
  156. ; Name   ; Pin # ; I/O Bank ; X coordinate ; Y coordinate ; Cell number ; Combinational Fan-Out ; Registered Fan-Out ; Global ; PCI I/O Enabled ; Bus Hold ; Weak Pull Up ; I/O Standard ; Location assigned by ;
  157. +--------+-------+----------+--------------+--------------+-------------+-----------------------+--------------------+--------+-----------------+----------+--------------+--------------+----------------------+
  158. ; GCLKP1 ; 14    ; 1        ; 0            ; 5            ; 1           ; 5                     ; 0                  ; yes    ; no              ; no       ; Off          ; 3.3-V LVTTL  ; User                 ;
  159. ; GCLKP2 ; 30    ; 1        ; 4            ; 3            ; 1           ; 0                     ; 0                  ; no     ; no              ; no       ; Off          ; 3.3-V LVTTL  ; User                 ;
  160. ; KBCLK  ; 34    ; 1        ; 6            ; 3            ; 2           ; 12                    ; 0                  ; yes    ; no              ; no       ; Off          ; 3.3-V LVTTL  ; User                 ;
  161. ; KBDATA ; 35    ; 1        ; 6            ; 3            ; 1           ; 8                     ; 0                  ; no     ; no              ; no       ; Off          ; 3.3-V LVTTL  ; User                 ;
  162. ; RESET  ; 28    ; 1        ; 4            ; 3            ; 3           ; 12                    ; 0                  ; no     ; no              ; no       ; Off          ; 3.3-V LVTTL  ; User                 ;
  163. +--------+-------+----------+--------------+--------------+-------------+-----------------------+--------------------+--------+-----------------+----------+--------------+--------------+----------------------+
  164. +--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
  165. ; Output Pins                                                                                                                                                                                                                                                                    ;
  166. +-----------+-------+----------+--------------+--------------+-------------+-----------------+----------------+-----------------+------------+---------------+----------+--------------+--------------+------------------+------------------------+----------------------+-------+
  167. ; Name      ; Pin # ; I/O Bank ; X coordinate ; Y coordinate ; Cell number ; Output Register ; Slow Slew Rate ; PCI I/O Enabled ; Open Drain ; TRI Primitive ; Bus Hold ; Weak Pull Up ; I/O Standard ; Current Strength ; Fast Output Connection ; Location assigned by ; Load  ;
  168. +-----------+-------+----------+--------------+--------------+-------------+-----------------+----------------+-----------------+------------+---------------+----------+--------------+--------------+------------------+------------------------+----------------------+-------+
  169. ; LEDOUT[0] ; 89    ; 2        ; 7            ; 8            ; 1           ; no              ; no             ; no              ; no         ; no            ; no       ; Off          ; 3.3-V LVTTL  ; 16mA             ; no                     ; User                 ; 10 pF ;
  170. ; LEDOUT[1] ; 87    ; 2        ; 7            ; 8            ; 0           ; no              ; no             ; no              ; no         ; no            ; no       ; Off          ; 3.3-V LVTTL  ; 16mA             ; no                     ; User                 ; 10 pF ;
  171. ; LEDOUT[2] ; 86    ; 2        ; 8            ; 8            ; 3           ; no              ; no             ; no              ; no         ; no            ; no       ; Off          ; 3.3-V LVTTL  ; 16mA             ; no                     ; User                 ; 10 pF ;
  172. ; LEDOUT[3] ; 85    ; 2        ; 8            ; 8            ; 2           ; no              ; no             ; no              ; no         ; no            ; no       ; Off          ; 3.3-V LVTTL  ; 16mA             ; no                     ; User                 ; 10 pF ;
  173. ; LEDOUT[4] ; 84    ; 2        ; 8            ; 8            ; 1           ; no              ; no             ; no              ; no         ; no            ; no       ; Off          ; 3.3-V LVTTL  ; 16mA             ; no                     ; User                 ; 10 pF ;
  174. ; LEDOUT[5] ; 83    ; 2        ; 8            ; 8            ; 0           ; no              ; no             ; no              ; no         ; no            ; no       ; Off          ; 3.3-V LVTTL  ; 16mA             ; no                     ; User                 ; 10 pF ;
  175. ; LEDOUT[6] ; 82    ; 2        ; 9            ; 8            ; 0           ; no              ; no             ; no              ; no         ; no            ; no       ; Off          ; 3.3-V LVTTL  ; 16mA             ; no                     ; User                 ; 10 pF ;
  176. ; LEDOUT[7] ; 81    ; 2        ; 10           ; 8            ; 3           ; no              ; no             ; no              ; no         ; no            ; no       ; Off          ; 3.3-V LVTTL  ; 16mA             ; no                     ; User                 ; 10 pF ;
  177. ; LIGHT[0]  ; 91    ; 2        ; 6            ; 8            ; 2           ; no              ; no             ; no              ; no         ; no            ; no       ; Off          ; 3.3-V LVTTL  ; 16mA             ; no                     ; User                 ; 10 pF ;
  178. ; LIGHT[1]  ; 92    ; 2        ; 6            ; 8            ; 3           ; no              ; no             ; no              ; no         ; no            ; no       ; Off          ; 3.3-V LVTTL  ; 16mA             ; no                     ; User                 ; 10 pF ;
  179. ; LIGHT[2]  ; 95    ; 2        ; 5            ; 8            ; 0           ; no              ; no             ; no              ; no         ; no            ; no       ; Off          ; 3.3-V LVTTL  ; 16mA             ; no                     ; User                 ; 10 pF ;
  180. ; LIGHT[3]  ; 96    ; 2        ; 5            ; 8            ; 1           ; no              ; no             ; no              ; no         ; no            ; no       ; Off          ; 3.3-V LVTTL  ; 16mA             ; no                     ; User                 ; 10 pF ;
  181. ; LIGHT[4]  ; 97    ; 2        ; 5            ; 8            ; 2           ; no              ; no             ; no              ; no         ; no            ; no       ; Off          ; 3.3-V LVTTL  ; 16mA             ; no                     ; User                 ; 10 pF ;
  182. ; LIGHT[5]  ; 98    ; 2        ; 4            ; 8            ; 1           ; no              ; no             ; no              ; no         ; no            ; no       ; Off          ; 3.3-V LVTTL  ; 16mA             ; no                     ; User                 ; 10 pF ;
  183. ; LIGHT[6]  ; 99    ; 2        ; 4            ; 8            ; 2           ; no              ; no             ; no              ; no         ; no            ; no       ; Off          ; 3.3-V LVTTL  ; 16mA             ; no                     ; User                 ; 10 pF ;
  184. ; LIGHT[7]  ; 100   ; 2        ; 3            ; 8            ; 0           ; no              ; no             ; no              ; no         ; no            ; no       ; Off          ; 3.3-V LVTTL  ; 16mA             ; no                     ; User                 ; 10 pF ;
  185. ; SELECT[0] ; 78    ; 2        ; 12           ; 8            ; 3           ; no              ; no             ; no              ; no         ; no            ; no       ; Off          ; 3.3-V LVTTL  ; 16mA             ; no                     ; User                 ; 10 pF ;
  186. ; SELECT[1] ; 77    ; 2        ; 12           ; 8            ; 2           ; no              ; no             ; no              ; no         ; no            ; no       ; Off          ; 3.3-V LVTTL  ; 16mA             ; no                     ; User                 ; 10 pF ;
  187. ; SELECT[2] ; 76    ; 2        ; 12           ; 8            ; 1           ; no              ; no             ; no              ; no         ; no            ; no       ; Off          ; 3.3-V LVTTL  ; 16mA             ; no                     ; User                 ; 10 pF ;
  188. ; SELECT[3] ; 75    ; 2        ; 13           ; 7            ; 1           ; no              ; no             ; no              ; no         ; no            ; no       ; Off          ; 3.3-V LVTTL  ; 16mA             ; no                     ; User                 ; 10 pF ;
  189. +-----------+-------+----------+--------------+--------------+-------------+-----------------+----------------+-----------------+------------+---------------+----------+--------------+--------------+------------------+------------------------+----------------------+-------+
  190. +------------------------------------------------------------+
  191. ; I/O Bank Usage                                             ;
  192. +----------+------------------+---------------+--------------+
  193. ; I/O Bank ; Usage            ; VCCIO Voltage ; VREF Voltage ;
  194. +----------+------------------+---------------+--------------+
  195. ; 1        ; 5 / 36 ( 14 % )  ; 3.3V          ; --           ;
  196. ; 2        ; 20 / 40 ( 50 % ) ; 3.3V          ; --           ;
  197. +----------+------------------+---------------+--------------+
  198. +----------------------------------------------------------------------------------------------------------------------------------------------+
  199. ; All Package Pins                                                                                                                             ;
  200. +----------+------------+----------+----------------+--------+--------------+---------+------------+-----------------+----------+--------------+
  201. ; Location ; Pad Number ; I/O Bank ; Pin Name/Usage ; Dir.   ; I/O Standard ; Voltage ; I/O Type   ; User Assignment ; Bus Hold ; Weak Pull Up ;
  202. +----------+------------+----------+----------------+--------+--------------+---------+------------+-----------------+----------+--------------+
  203. ; 1        ; 161        ; 2        ; RESERVED_INPUT ;        ;              ;         ; Column I/O ;                 ; no       ; Off          ;
  204. ; 2        ; 2          ; 1        ; RESERVED_INPUT ;        ;              ;         ; Column I/O ;                 ; no       ; Off          ;
  205. ; 3        ; 4          ; 1        ; RESERVED_INPUT ;        ;              ;         ; Column I/O ;                 ; no       ; Off          ;
  206. ; 4        ; 6          ; 1        ; RESERVED_INPUT ;        ;              ;         ; Row I/O    ;                 ; no       ; Off          ;
  207. ; 5        ; 8          ; 1        ; RESERVED_INPUT ;        ;              ;         ; Row I/O    ;                 ; no       ; Off          ;
  208. ; 6        ; 9          ; 1        ; RESERVED_INPUT ;        ;              ;         ; Row I/O    ;                 ; no       ; Off          ;
  209. ; 7        ; 10         ; 1        ; RESERVED_INPUT ;        ;              ;         ; Row I/O    ;                 ; no       ; Off          ;
  210. ; 8        ; 11         ; 1        ; RESERVED_INPUT ;        ;              ;         ; Row I/O    ;                 ; no       ; Off          ;
  211. ; 9        ;            ; 1        ; VCCIO1         ; power  ;              ; 3.3V    ; --         ;                 ; --       ; --           ;
  212. ; 10       ;            ;          ; GNDIO          ; gnd    ;              ;         ; --         ;                 ; --       ; --           ;
  213. ; 11       ;            ;          ; GNDINT         ; gnd    ;              ;         ; --         ;                 ; --       ; --           ;
  214. ; 12       ; 20         ; 1        ; RESERVED_INPUT ;        ;              ;         ; Row I/O    ;                 ; no       ; Off          ;
  215. ; 13       ;            ;          ; VCCINT         ; power  ;              ; 3.3V    ; --         ;                 ; --       ; --           ;
  216. ; 14       ; 21         ; 1        ; GCLKP1         ; input  ; 3.3-V LVTTL  ;         ; Row I/O    ; Y               ; no       ; Off          ;
  217. ; 15       ; 22         ; 1        ; RESERVED_INPUT ;        ;              ;         ; Row I/O    ;                 ; no       ; Off          ;
  218. ; 16       ; 23         ; 1        ; RESERVED_INPUT ;        ;              ;         ; Row I/O    ;                 ; no       ; Off          ;
  219. ; 17       ; 24         ; 1        ; RESERVED_INPUT ;        ;              ;         ; Row I/O    ;                 ; no       ; Off          ;
  220. ; 18       ; 25         ; 1        ; RESERVED_INPUT ;        ;              ;         ; Row I/O    ;                 ; no       ; Off          ;
  221. ; 19       ; 32         ; 1        ; RESERVED_INPUT ;        ;              ;         ; Row I/O    ;                 ; no       ; Off          ;
  222. ; 20       ; 34         ; 1        ; RESERVED_INPUT ;        ;              ;         ; Column I/O ;                 ; no       ; Off          ;
  223. ; 21       ; 36         ; 1        ; RESERVED_INPUT ;        ;              ;         ; Column I/O ;                 ; no       ; Off          ;
  224. ; 22       ; 38         ; 1        ; #TMS           ; input  ;              ;         ; --         ;                 ; --       ; --           ;
  225. ; 23       ; 39         ; 1        ; #TDI           ; input  ;              ;         ; --         ;                 ; --       ; --           ;
  226. ; 24       ; 40         ; 1        ; #TCK           ; input  ;              ;         ; --         ;                 ; --       ; --           ;
  227. ; 25       ; 41         ; 1        ; #TDO           ; output ;              ;         ; --         ;                 ; --       ; --           ;
  228. ; 26       ; 47         ; 1        ; RESERVED_INPUT ;        ;              ;         ; Column I/O ;                 ; no       ; Off          ;
  229. ; 27       ; 48         ; 1        ; RESERVED_INPUT ;        ;              ;         ; Column I/O ;                 ; no       ; Off          ;
  230. ; 28       ; 50         ; 1        ; RESET          ; input  ; 3.3-V LVTTL  ;         ; Column I/O ; Y               ; no       ; Off          ;
  231. ; 29       ; 51         ; 1        ; RESERVED_INPUT ;        ;              ;         ; Column I/O ;                 ; no       ; Off          ;
  232. ; 30       ; 52         ; 1        ; GCLKP2         ; input  ; 3.3-V LVTTL  ;         ; Column I/O ; Y               ; no       ; Off          ;
  233. ; 31       ;            ; 1        ; VCCIO1         ; power  ;              ; 3.3V    ; --         ;                 ; --       ; --           ;
  234. ; 32       ;            ;          ; GNDIO          ; gnd    ;              ;         ; --         ;                 ; --       ; --           ;
  235. ; 33       ; 58         ; 1        ; RESERVED_INPUT ;        ;              ;         ; Column I/O ;                 ; no       ; Off          ;
  236. ; 34       ; 59         ; 1        ; KBCLK          ; input  ; 3.3-V LVTTL  ;         ; Column I/O ; Y               ; no       ; Off          ;
  237. ; 35       ; 60         ; 1        ; KBDATA         ; input  ; 3.3-V LVTTL  ;         ; Column I/O ; Y               ; no       ; Off          ;
  238. ; 36       ; 61         ; 1        ; RESERVED_INPUT ;        ;              ;         ; Column I/O ;                 ; no       ; Off          ;
  239. ; 37       ;            ;          ; GNDINT         ; gnd    ;              ;         ; --         ;                 ; --       ; --           ;
  240. ; 38       ; 62         ; 1        ; RESERVED_INPUT ;        ;              ;         ; Column I/O ;                 ; no       ; Off          ;
  241. ; 39       ;            ;          ; VCCINT         ; power  ;              ; 3.3V    ; --         ;                 ; --       ; --           ;
  242. ; 40       ; 63         ; 1        ; RESERVED_INPUT ;        ;              ;         ; Column I/O ;                 ; no       ; Off          ;
  243. ; 41       ; 64         ; 1        ; RESERVED_INPUT ;        ;              ;         ; Column I/O ;                 ; no       ; Off          ;
  244. ; 42       ; 65         ; 1        ; RESERVED_INPUT ;        ;              ;         ; Column I/O ;                 ; no       ; Off          ;
  245. ; 43       ; 66         ; 1        ; RESERVED_INPUT ;        ;              ;         ; Column I/O ;                 ; no       ; Off          ;
  246. ; 44       ; 67         ; 1        ; RESERVED_INPUT ;        ;              ;         ; Column I/O ;                 ; no       ; Off          ;
  247. ; 45       ;            ; 1        ; VCCIO1         ; power  ;              ; 3.3V    ; --         ;                 ; --       ; --           ;
  248. ; 46       ;            ;          ; GNDIO          ; gnd    ;              ;         ; --         ;                 ; --       ; --           ;
  249. ; 47       ; 71         ; 1        ; RESERVED_INPUT ;        ;              ;         ; Column I/O ;                 ; no       ; Off          ;
  250. ; 48       ; 72         ; 1        ; RESERVED_INPUT ;        ;              ;         ; Column I/O ;                 ; no       ; Off          ;
  251. ; 49       ; 73         ; 1        ; RESERVED_INPUT ;        ;              ;         ; Column I/O ;                 ; no       ; Off          ;
  252. ; 50       ; 75         ; 1        ; RESERVED_INPUT ;        ;              ;         ; Column I/O ;                 ; no       ; Off          ;
  253. ; 51       ; 79         ; 1        ; RESERVED_INPUT ;        ;              ;         ; Column I/O ;                 ; no       ; Off          ;
  254. ; 52       ; 83         ; 2        ; RESERVED_INPUT ;        ;              ;         ; Row I/O    ;                 ; no       ; Off          ;
  255. ; 53       ; 84         ; 2        ; RESERVED_INPUT ;        ;              ;         ; Row I/O    ;                 ; no       ; Off          ;
  256. ; 54       ; 86         ; 2        ; RESERVED_INPUT ;        ;              ;         ; Row I/O    ;                 ; no       ; Off          ;
  257. ; 55       ; 89         ; 2        ; RESERVED_INPUT ;        ;              ;         ; Row I/O    ;                 ; no       ; Off          ;
  258. ; 56       ; 91         ; 2        ; RESERVED_INPUT ;        ;              ;         ; Row I/O    ;                 ; no       ; Off          ;
  259. ; 57       ; 92         ; 2        ; RESERVED_INPUT ;        ;              ;         ; Row I/O    ;                 ; no       ; Off          ;
  260. ; 58       ; 93         ; 2        ; RESERVED_INPUT ;        ;              ;         ; Row I/O    ;                 ; no       ; Off          ;
  261. ; 59       ;            ; 2        ; VCCIO2         ; power  ;              ; 3.3V    ; --         ;                 ; --       ; --           ;
  262. ; 60       ;            ;          ; GNDIO          ; gnd    ;              ;         ; --         ;                 ; --       ; --           ;
  263. ; 61       ; 98         ; 2        ; RESERVED_INPUT ;        ;              ;         ; Row I/O    ;                 ; no       ; Off          ;
  264. ; 62       ; 101        ; 2        ; RESERVED_INPUT ;        ;              ;         ; Row I/O    ;                 ; no       ; Off          ;
  265. ; 63       ;            ;          ; VCCINT         ; power  ;              ; 3.3V    ; --         ;                 ; --       ; --           ;
  266. ; 64       ; 102        ; 2        ; RESERVED_INPUT ;        ;              ;         ; Row I/O    ;                 ; no       ; Off          ;
  267. ; 65       ;            ;          ; GNDINT         ; gnd    ;              ;         ; --         ;                 ; --       ; --           ;
  268. ; 66       ; 103        ; 2        ; RESERVED_INPUT ;        ;              ;         ; Row I/O    ;                 ; no       ; Off          ;
  269. ; 67       ; 104        ; 2        ; RESERVED_INPUT ;        ;              ;         ; Row I/O    ;                 ; no       ; Off          ;
  270. ; 68       ; 105        ; 2        ; RESERVED_INPUT ;        ;              ;         ; Row I/O    ;                 ; no       ; Off          ;
  271. ; 69       ; 111        ; 2        ; RESERVED_INPUT ;        ;              ;         ; Row I/O    ;                 ; no       ; Off          ;
  272. ; 70       ; 112        ; 2        ; RESERVED_INPUT ;        ;              ;         ; Row I/O    ;                 ; no       ; Off          ;
  273. ; 71       ; 115        ; 2        ; RESERVED_INPUT ;        ;              ;         ; Row I/O    ;                 ; no       ; Off          ;
  274. ; 72       ; 116        ; 2        ; RESERVED_INPUT ;        ;              ;         ; Row I/O    ;                 ; no       ; Off          ;
  275. ; 73       ; 118        ; 2        ; RESERVED_INPUT ;        ;              ;         ; Row I/O    ;                 ; no       ; Off          ;
  276. ; 74       ; 120        ; 2        ; RESERVED_INPUT ;        ;              ;         ; Row I/O    ;                 ; no       ; Off          ;
  277. ; 75       ; 122        ; 2        ; SELECT[3]      ; output ; 3.3-V LVTTL  ;         ; Row I/O    ; Y               ; no       ; Off          ;
  278. ; 76       ; 125        ; 2        ; SELECT[2]      ; output ; 3.3-V LVTTL  ;         ; Column I/O ; Y               ; no       ; Off          ;
  279. ; 77       ; 126        ; 2        ; SELECT[1]      ; output ; 3.3-V LVTTL  ;         ; Column I/O ; Y               ; no       ; Off          ;
  280. ; 78       ; 127        ; 2        ; SELECT[0]      ; output ; 3.3-V LVTTL  ;         ; Column I/O ; Y               ; no       ; Off          ;
  281. ; 79       ;            ;          ; GNDIO          ; gnd    ;              ;         ; --         ;                 ; --       ; --           ;
  282. ; 80       ;            ; 2        ; VCCIO2         ; power  ;              ; 3.3V    ; --         ;                 ; --       ; --           ;
  283. ; 81       ; 135        ; 2        ; LEDOUT[7]      ; output ; 3.3-V LVTTL  ;         ; Column I/O ; Y               ; no       ; Off          ;
  284. ; 82       ; 136        ; 2        ; LEDOUT[6]      ; output ; 3.3-V LVTTL  ;         ; Column I/O ; Y               ; no       ; Off          ;
  285. ; 83       ; 139        ; 2        ; LEDOUT[5]      ; output ; 3.3-V LVTTL  ;         ; Column I/O ; Y               ; no       ; Off          ;
  286. ; 84       ; 140        ; 2        ; LEDOUT[4]      ; output ; 3.3-V LVTTL  ;         ; Column I/O ; Y               ; no       ; Off          ;
  287. ; 85       ; 141        ; 2        ; LEDOUT[3]      ; output ; 3.3-V LVTTL  ;         ; Column I/O ; Y               ; no       ; Off          ;
  288. ; 86       ; 142        ; 2        ; LEDOUT[2]      ; output ; 3.3-V LVTTL  ;         ; Column I/O ; Y               ; no       ; Off          ;
  289. ; 87       ; 143        ; 2        ; LEDOUT[1]      ; output ; 3.3-V LVTTL  ;         ; Column I/O ; Y               ; no       ; Off          ;
  290. ; 88       ;            ;          ; VCCINT         ; power  ;              ; 3.3V    ; --         ;                 ; --       ; --           ;
  291. ; 89       ; 144        ; 2        ; LEDOUT[0]      ; output ; 3.3-V LVTTL  ;         ; Column I/O ; Y               ; no       ; Off          ;
  292. ; 90       ;            ;          ; GNDINT         ; gnd    ;              ;         ; --         ;                 ; --       ; --           ;
  293. ; 91       ; 149        ; 2        ; LIGHT[0]       ; output ; 3.3-V LVTTL  ;         ; Column I/O ; Y               ; no       ; Off          ;
  294. ; 92       ; 150        ; 2        ; LIGHT[1]       ; output ; 3.3-V LVTTL  ;         ; Column I/O ; Y               ; no       ; Off          ;
  295. ; 93       ;            ;          ; GNDIO          ; gnd    ;              ;         ; --         ;                 ; --       ; --           ;
  296. ; 94       ;            ; 2        ; VCCIO2         ; power  ;              ; 3.3V    ; --         ;                 ; --       ; --           ;
  297. ; 95       ; 151        ; 2        ; LIGHT[2]       ; output ; 3.3-V LVTTL  ;         ; Column I/O ; Y               ; no       ; Off          ;
  298. ; 96       ; 152        ; 2        ; LIGHT[3]       ; output ; 3.3-V LVTTL  ;         ; Column I/O ; Y               ; no       ; Off          ;
  299. ; 97       ; 153        ; 2        ; LIGHT[4]       ; output ; 3.3-V LVTTL  ;         ; Column I/O ; Y               ; no       ; Off          ;
  300. ; 98       ; 155        ; 2        ; LIGHT[5]       ; output ; 3.3-V LVTTL  ;         ; Column I/O ; Y               ; no       ; Off          ;
  301. ; 99       ; 156        ; 2        ; LIGHT[6]       ; output ; 3.3-V LVTTL  ;         ; Column I/O ; Y               ; no       ; Off          ;
  302. ; 100      ; 158        ; 2        ; LIGHT[7]       ; output ; 3.3-V LVTTL  ;         ; Column I/O ; Y               ; no       ; Off          ;
  303. +----------+------------+----------+----------------+--------+--------------+---------+------------+-----------------+----------+--------------+
  304. Note: Pin directions (input, output or bidir) are based on device operating in user mode.
  305. +-------------------------------------------------------------+
  306. ; Output Pin Default Load For Reported TCO                    ;
  307. +----------------------------+-------+------------------------+
  308. ; I/O Standard               ; Load  ; Termination Resistance ;
  309. +----------------------------+-------+------------------------+
  310. ; 3.3-V LVTTL                ; 10 pF ; Not Available          ;
  311. ; 3.3-V LVCMOS               ; 10 pF ; Not Available          ;
  312. ; 2.5 V                      ; 10 pF ; Not Available          ;
  313. ; 1.8 V                      ; 10 pF ; Not Available          ;
  314. ; 1.5 V                      ; 10 pF ; Not Available          ;
  315. ; 3.3V Schmitt Trigger Input ; 10 pF ; Not Available          ;
  316. ; 2.5V Schmitt Trigger Input ; 10 pF ; Not Available          ;
  317. +----------------------------+-------+------------------------+
  318. Note: User assignments will override these defaults. The user specified values are listed in the Output Pins and Bidir Pins tables.
  319. +-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
  320. ; Fitter Resource Utilization by Entity                                                                                                                                                                                 ;
  321. +----------------------------+-------------+--------------+------------+------+--------------+--------------+-------------------+------------------+-----------------+------------+----------------------+--------------+
  322. ; Compilation Hierarchy Node ; Logic Cells ; LC Registers ; UFM Blocks ; Pins ; Virtual Pins ; LUT-Only LCs ; Register-Only LCs ; LUT/Register LCs ; Carry Chain LCs ; Packed LCs ; Full Hierarchy Name  ; Library Name ;
  323. +----------------------------+-------------+--------------+------------+------+--------------+--------------+-------------------+------------------+-----------------+------------+----------------------+--------------+
  324. ; |PS2                       ; 96 (0)      ; 41           ; 0          ; 25   ; 0            ; 55 (0)       ; 0 (0)             ; 41 (0)           ; 20 (0)          ; 2 (0)      ; |PS2                 ; work         ;
  325. ;    |Frequency:inst5|       ; 52 (52)     ; 27           ; 0          ; 0    ; 0            ; 25 (25)      ; 0 (0)             ; 27 (27)          ; 20 (20)         ; 2 (2)      ; |PS2|Frequency:inst5 ; work         ;
  326. ;    |LED4:inst|             ; 24 (24)     ; 2            ; 0          ; 0    ; 0            ; 22 (22)      ; 0 (0)             ; 2 (2)            ; 0 (0)           ; 0 (0)      ; |PS2|LED4:inst       ; work         ;
  327. ;    |PS2VHDL:inst2|         ; 20 (20)     ; 12           ; 0          ; 0    ; 0            ; 8 (8)        ; 0 (0)             ; 12 (12)          ; 0 (0)           ; 0 (0)      ; |PS2|PS2VHDL:inst2   ; work         ;
  328. +----------------------------+-------------+--------------+------------+------+--------------+--------------+-------------------+------------------+-----------------+------------+----------------------+--------------+
  329. Note: For table entries with two numbers listed, the numbers in parentheses indicate the number of resources of the given type used by the specific entity alone. The numbers listed outside of parentheses indicate the total resources of the given type used by the specific entity and all of its sub-entities in the hierarchy.
  330. +--------------------------------------+
  331. ; Delay Chain Summary                  ;
  332. +-----------+----------+---------------+
  333. ; Name      ; Pin Type ; Pad to Core 0 ;
  334. +-----------+----------+---------------+
  335. ; GCLKP2    ; Input    ; 0             ;
  336. ; KBDATA    ; Input    ; 1             ;
  337. ; KBCLK     ; Input    ; 0             ;
  338. ; RESET     ; Input    ; 1             ;
  339. ; GCLKP1    ; Input    ; 0             ;
  340. ; LEDOUT[7] ; Output   ; --            ;
  341. ; LEDOUT[6] ; Output   ; --            ;
  342. ; LEDOUT[5] ; Output   ; --            ;
  343. ; LEDOUT[4] ; Output   ; --            ;
  344. ; LEDOUT[3] ; Output   ; --            ;
  345. ; LEDOUT[2] ; Output   ; --            ;
  346. ; LEDOUT[1] ; Output   ; --            ;
  347. ; LEDOUT[0] ; Output   ; --            ;
  348. ; LIGHT[7]  ; Output   ; --            ;
  349. ; LIGHT[6]  ; Output   ; --            ;
  350. ; LIGHT[5]  ; Output   ; --            ;
  351. ; LIGHT[4]  ; Output   ; --            ;
  352. ; LIGHT[3]  ; Output   ; --            ;
  353. ; LIGHT[2]  ; Output   ; --            ;
  354. ; LIGHT[1]  ; Output   ; --            ;
  355. ; LIGHT[0]  ; Output   ; --            ;
  356. ; SELECT[3] ; Output   ; --            ;
  357. ; SELECT[2] ; Output   ; --            ;
  358. ; SELECT[1] ; Output   ; --            ;
  359. ; SELECT[0] ; Output   ; --            ;
  360. +-----------+----------+---------------+
  361. +----------------------------------------------------------------------------------------------------------------------+
  362. ; Control Signals                                                                                                      ;
  363. +---------------------------+--------------+---------+--------------+--------+----------------------+------------------+
  364. ; Name                      ; Location     ; Fan-Out ; Usage        ; Global ; Global Resource Used ; Global Line Name ;
  365. +---------------------------+--------------+---------+--------------+--------+----------------------+------------------+
  366. ; Frequency:inst5|ClockScan ; LC_X12_Y5_N5 ; 2       ; Clock        ; no     ; --                   ; --               ;
  367. ; Frequency:inst5|Period1mS ; LC_X9_Y5_N4  ; 11      ; Clock        ; yes    ; Global Clock         ; GCLK3            ;
  368. ; Frequency:inst5|Period1uS ; LC_X8_Y4_N5  ; 11      ; Clock        ; yes    ; Global Clock         ; GCLK0            ;
  369. ; GCLKP1                    ; PIN_14       ; 5       ; Clock        ; yes    ; Global Clock         ; GCLK1            ;
  370. ; KBCLK                     ; PIN_34       ; 12      ; Clock        ; yes    ; Global Clock         ; GCLK2            ;
  371. ; RESET                     ; PIN_28       ; 12      ; Async. clear ; no     ; --                   ; --               ;
  372. +---------------------------+--------------+---------+--------------+--------+----------------------+------------------+
  373. +---------------------------------------------------------------------------------------------+
  374. ; Global & Other Fast Signals                                                                 ;
  375. +---------------------------+-------------+---------+----------------------+------------------+
  376. ; Name                      ; Location    ; Fan-Out ; Global Resource Used ; Global Line Name ;
  377. +---------------------------+-------------+---------+----------------------+------------------+
  378. ; Frequency:inst5|Period1mS ; LC_X9_Y5_N4 ; 11      ; Global Clock         ; GCLK3            ;
  379. ; Frequency:inst5|Period1uS ; LC_X8_Y4_N5 ; 11      ; Global Clock         ; GCLK0            ;
  380. ; GCLKP1                    ; PIN_14      ; 5       ; Global Clock         ; GCLK1            ;
  381. ; KBCLK                     ; PIN_34      ; 12      ; Global Clock         ; GCLK2            ;
  382. +---------------------------+-------------+---------+----------------------+------------------+
  383. +------------------------------------------+
  384. ; Non-Global High Fan-Out Signals          ;
  385. +--------------------------------+---------+
  386. ; Name                           ; Fan-Out ;
  387. +--------------------------------+---------+
  388. ; LED4:inst|Refresh[1]           ; 16      ;
  389. ; RESET                          ; 12      ;
  390. ; PS2VHDL:inst2|cnt8[0]          ; 12      ;
  391. ; PS2VHDL:inst2|cnt8[1]          ; 12      ;
  392. ; PS2VHDL:inst2|cnt8[2]          ; 12      ;
  393. ; PS2VHDL:inst2|cnt8[3]          ; 12      ;
  394. ; Frequency:inst5|LessThan1~144  ; 10      ;
  395. ; Frequency:inst5|LessThan2~144  ; 10      ;
  396. ; LED4:inst|Refresh[0]           ; 10      ;
  397. ; KBDATA                         ; 8       ;
  398. ; LED4:inst|LED[3]~147           ; 7       ;
  399. ; LED4:inst|LED[2]~146           ; 7       ;
  400. ; LED4:inst|LED[1]~145           ; 7       ;
  401. ; LED4:inst|LED[0]~144           ; 7       ;
  402. ; Frequency:inst5|Add1~651       ; 5       ;
  403. ; Frequency:inst5|Add2~656       ; 5       ;
  404. ; Frequency:inst5|CLK:Count[0]  ; 4       ;
  405. ; Frequency:inst5|CLK:Count[1]  ; 4       ;
  406. ; Frequency:inst5|CLK:Count[3]  ; 4       ;
  407. ; Frequency:inst5|CLK:Count[2]  ; 3       ;
  408. ; PS2VHDL:inst2|spdata[4]        ; 3       ;
  409. ; PS2VHDL:inst2|spdata[8]        ; 3       ;
  410. ; PS2VHDL:inst2|spdata[3]        ; 3       ;
  411. ; PS2VHDL:inst2|spdata[7]        ; 3       ;
  412. ; PS2VHDL:inst2|spdata[2]        ; 3       ;
  413. ; PS2VHDL:inst2|spdata[6]        ; 3       ;
  414. ; PS2VHDL:inst2|spdata[1]        ; 3       ;
  415. ; PS2VHDL:inst2|spdata[5]        ; 3       ;
  416. ; Frequency:inst5|Count~112      ; 2       ;
  417. ; Frequency:inst5|CLK:Count1[0] ; 2       ;
  418. ; Frequency:inst5|CLK:Count1[1] ; 2       ;
  419. ; Frequency:inst5|CLK:Count1[2] ; 2       ;
  420. ; Frequency:inst5|CLK:Count1[4] ; 2       ;
  421. ; Frequency:inst5|CLK:Count1[3] ; 2       ;
  422. ; Frequency:inst5|CLK:Count1[6] ; 2       ;
  423. ; Frequency:inst5|CLK:Count1[7] ; 2       ;
  424. ; Frequency:inst5|CLK:Count1[8] ; 2       ;
  425. ; Frequency:inst5|CLK:Count1[5] ; 2       ;
  426. ; Frequency:inst5|ClockScan      ; 2       ;
  427. ; Frequency:inst5|CLK:Count2[0] ; 2       ;
  428. ; Frequency:inst5|CLK:Count2[2] ; 2       ;
  429. ; Frequency:inst5|CLK:Count2[4] ; 2       ;
  430. ; Frequency:inst5|CLK:Count2[3] ; 2       ;
  431. ; Frequency:inst5|CLK:Count2[6] ; 2       ;
  432. ; Frequency:inst5|CLK:Count2[7] ; 2       ;
  433. ; Frequency:inst5|CLK:Count2[8] ; 2       ;
  434. ; Frequency:inst5|CLK:Count2[9] ; 2       ;
  435. ; Frequency:inst5|CLK:Count2[5] ; 2       ;
  436. ; Frequency:inst5|Add1~660COUT1  ; 1       ;
  437. ; Frequency:inst5|Add1~660       ; 1       ;
  438. +--------------------------------+---------+
  439. +-------------------------------------------------+
  440. ; Interconnect Usage Summary                      ;
  441. +----------------------------+--------------------+
  442. ; Interconnect Resource Type ; Usage              ;
  443. +----------------------------+--------------------+
  444. ; C4s                        ; 63 / 1,624 ( 4 % ) ;
  445. ; Direct links               ; 20 / 1,930 ( 1 % ) ;
  446. ; Global clocks              ; 4 / 4 ( 100 % )    ;
  447. ; LAB clocks                 ; 5 / 56 ( 9 % )     ;
  448. ; LUT chains                 ; 15 / 513 ( 3 % )   ;
  449. ; Local interconnects        ; 99 / 1,930 ( 5 % ) ;
  450. ; R4s                        ; 42 / 1,472 ( 3 % ) ;
  451. +----------------------------+--------------------+
  452. +---------------------------------------------------------------------------+
  453. ; LAB Logic Elements                                                        ;
  454. +--------------------------------------------+------------------------------+
  455. ; Number of Logic Elements  (Average = 8.00) ; Number of LABs  (Total = 12) ;
  456. +--------------------------------------------+------------------------------+
  457. ; 1                                          ; 0                            ;
  458. ; 2                                          ; 0                            ;
  459. ; 3                                          ; 2                            ;
  460. ; 4                                          ; 1                            ;
  461. ; 5                                          ; 0                            ;
  462. ; 6                                          ; 1                            ;
  463. ; 7                                          ; 0                            ;
  464. ; 8                                          ; 0                            ;
  465. ; 9                                          ; 0                            ;
  466. ; 10                                         ; 8                            ;
  467. +--------------------------------------------+------------------------------+
  468. +-------------------------------------------------------------------+
  469. ; LAB-wide Signals                                                  ;
  470. +------------------------------------+------------------------------+
  471. ; LAB-wide Signals  (Average = 0.83) ; Number of LABs  (Total = 12) ;
  472. +------------------------------------+------------------------------+
  473. ; 1 Async. clear                     ; 2                            ;
  474. ; 1 Clock                            ; 8                            ;
  475. +------------------------------------+------------------------------+
  476. +----------------------------------------------------------------------------+
  477. ; LAB Signals Sourced                                                        ;
  478. +---------------------------------------------+------------------------------+
  479. ; Number of Signals Sourced  (Average = 8.33) ; Number of LABs  (Total = 12) ;
  480. +---------------------------------------------+------------------------------+
  481. ; 0                                           ; 0                            ;
  482. ; 1                                           ; 0                            ;
  483. ; 2                                           ; 0                            ;
  484. ; 3                                           ; 2                            ;
  485. ; 4                                           ; 1                            ;
  486. ; 5                                           ; 0                            ;
  487. ; 6                                           ; 1                            ;
  488. ; 7                                           ; 0                            ;
  489. ; 8                                           ; 0                            ;
  490. ; 9                                           ; 0                            ;
  491. ; 10                                          ; 6                            ;
  492. ; 11                                          ; 0                            ;
  493. ; 12                                          ; 2                            ;
  494. +---------------------------------------------+------------------------------+
  495. +--------------------------------------------------------------------------------+
  496. ; LAB Signals Sourced Out                                                        ;
  497. +-------------------------------------------------+------------------------------+
  498. ; Number of Signals Sourced Out  (Average = 6.17) ; Number of LABs  (Total = 12) ;
  499. +-------------------------------------------------+------------------------------+
  500. ; 0                                               ; 0                            ;
  501. ; 1                                               ; 1                            ;
  502. ; 2                                               ; 0                            ;
  503. ; 3                                               ; 2                            ;
  504. ; 4                                               ; 1                            ;
  505. ; 5                                               ; 2                            ;
  506. ; 6                                               ; 0                            ;
  507. ; 7                                               ; 1                            ;
  508. ; 8                                               ; 1                            ;
  509. ; 9                                               ; 2                            ;
  510. ; 10                                              ; 2                            ;
  511. +-------------------------------------------------+------------------------------+
  512. +----------------------------------------------------------------------------+
  513. ; LAB Distinct Inputs                                                        ;
  514. +---------------------------------------------+------------------------------+
  515. ; Number of Distinct Inputs  (Average = 6.58) ; Number of LABs  (Total = 12) ;
  516. +---------------------------------------------+------------------------------+
  517. ; 0                                           ; 0                            ;
  518. ; 1                                           ; 1                            ;
  519. ; 2                                           ; 1                            ;
  520. ; 3                                           ; 1                            ;
  521. ; 4                                           ; 0                            ;
  522. ; 5                                           ; 3                            ;
  523. ; 6                                           ; 0                            ;
  524. ; 7                                           ; 1                            ;
  525. ; 8                                           ; 0                            ;
  526. ; 9                                           ; 1                            ;
  527. ; 10                                          ; 2                            ;
  528. ; 11                                          ; 2                            ;
  529. +---------------------------------------------+------------------------------+
  530. +--------------------------------------------------------------------+
  531. ; Fitter Device Options                                              ;
  532. +----------------------------------------------+---------------------+
  533. ; Option                                       ; Setting             ;
  534. +----------------------------------------------+---------------------+
  535. ; Enable user-supplied start-up clock (CLKUSR) ; Off                 ;
  536. ; Enable device-wide reset (DEV_CLRn)          ; Off                 ;
  537. ; Enable device-wide output enable (DEV_OE)    ; Off                 ;
  538. ; Enable INIT_DONE output                      ; Off                 ;
  539. ; Configuration scheme                         ; Passive Serial      ;
  540. ; Reserve all unused pins                      ; As input tri-stated ;
  541. ; Base pin-out file on sameframe device        ; Off                 ;
  542. +----------------------------------------------+---------------------+
  543. +-----------------+
  544. ; Fitter Messages ;
  545. +-----------------+
  546. Info: *******************************************************************
  547. Info: Running Quartus II Fitter
  548.     Info: Version 8.0 Build 215 05/29/2008 SJ Full Version
  549.     Info: Processing started: Thu Jun 11 23:51:36 2009
  550. Info: Command: quartus_fit --read_settings_files=off --write_settings_files=off PS2 -c PS2
  551. Info: Selected device EPM570T100C5 for design "PS2"
  552. Info: Fitter is performing an Auto Fit compilation, which may decrease Fitter effort to reduce compilation time
  553. Info: Device migration not selected. If you intend to use device migration later, you may need to change the pin assignments as they may be incompatible with other devices
  554.     Info: Device EPM240T100C5 is compatible
  555.     Info: Device EPM240T100I5 is compatible
  556.     Info: Device EPM240T100A5 is compatible
  557.     Info: Device EPM570T100I5 is compatible
  558.     Info: Device EPM570T100A5 is compatible
  559. Info: Completed User Assigned Global Signals Promotion Operation
  560. Info: Automatically promoted signal "GCLKP1" to use Global clock in PIN 14
  561. Info: Automatically promoted signal "KBCLK" to use Global clock
  562. Info: Pin "KBCLK" drives global clock, but is not placed in a dedicated clock pin position
  563. Info: Automatically promoted signal "Frequency:inst5|Period1mS" to use Global clock
  564. Info: Automatically promoted signal "Frequency:inst5|Period1uS" to use Global clock
  565. Info: Completed Auto Global Promotion Operation
  566. Info: Starting register packing
  567. Info: Fitter is using the Classic Timing Analyzer
  568. Info: Timing requirements not specified -- optimizing circuit to achieve the following default global requirements
  569.     Info: Assuming a global fmax requirement of 1000 MHz
  570.     Info: Assuming a global tsu requirement of 2.0 ns
  571.     Info: Assuming a global tco requirement of 1.0 ns
  572.     Info: Assuming a global tpd requirement of 1.0 ns
  573. Info: Fitter is using Normal packing mode for logic elements with Auto setting for Auto Packed Registers logic option
  574. Info: Started processing fast register assignments
  575. Info: Finished processing fast register assignments
  576. Info: Finished register packing
  577. Info: Fitter preparation operations ending: elapsed time is 00:00:00
  578. Info: Fitter placement preparation operations beginning
  579. Info: Fitter placement preparation operations ending: elapsed time is 00:00:00
  580. Info: Fitter placement operations beginning
  581. Info: Fitter placement was successful
  582. Info: Fitter placement operations ending: elapsed time is 00:00:00
  583. Info: Estimated most critical path is register to pin delay of 8.428 ns
  584.     Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LAB_X6_Y6; Fanout = 16; REG Node = 'LED4:inst|Refresh[1]'
  585.     Info: 2: + IC(1.160 ns) + CELL(0.200 ns) = 1.360 ns; Loc. = LAB_X6_Y6; Fanout = 7; COMB Node = 'LED4:inst|LED[3]~147'
  586.     Info: 3: + IC(0.983 ns) + CELL(0.200 ns) = 2.543 ns; Loc. = LAB_X6_Y6; Fanout = 1; COMB Node = 'LED4:inst|Mux0~29'
  587.     Info: 4: + IC(0.269 ns) + CELL(0.914 ns) = 3.726 ns; Loc. = LAB_X6_Y6; Fanout = 1; COMB Node = 'LED4:inst|LEDOut[6]~35'
  588.     Info: 5: + IC(2.380 ns) + CELL(2.322 ns) = 8.428 ns; Loc. = PIN_82; Fanout = 0; PIN Node = 'LEDOUT[6]'
  589.     Info: Total cell delay = 3.636 ns ( 43.14 % )
  590.     Info: Total interconnect delay = 4.792 ns ( 56.86 % )
  591. Info: Fitter routing operations beginning
  592. Info: Average interconnect usage is 3% of the available device resources
  593.     Info: Peak interconnect usage is 3% of the available device resources in the region that extends from location X0_Y0 to location X13_Y8
  594. Info: Fitter routing operations ending: elapsed time is 00:00:00
  595. Info: The Fitter performed an Auto Fit compilation.  Optimizations were skipped to reduce compilation time.
  596.     Info: Optimizations that may affect the design's routability were skipped
  597.     Info: Optimizations that may affect the design's timing were skipped
  598. Warning: Following 1 pins have nothing, GND, or VCC driving datain port -- changes to this connectivity may change fitting results
  599.     Info: Pin LEDOUT[7] has GND driving its datain port
  600. Info: Generated suppressed messages file E:/FPGA/ALTERA/570-Source/PS2/PS2.fit.smsg
  601. Info: Quartus II Fitter was successful. 0 errors, 1 warning
  602.     Info: Peak virtual memory: 178 megabytes
  603.     Info: Processing ended: Thu Jun 11 23:51:37 2009
  604.     Info: Elapsed time: 00:00:01
  605.     Info: Total CPU time (on all processors): 00:00:01
  606. +----------------------------+
  607. ; Fitter Suppressed Messages ;
  608. +----------------------------+
  609. The suppressed messages can be found in E:/FPGA/ALTERA/570-Source/PS2/PS2.fit.smsg.