- Visual C++源码
- Visual Basic源码
- C++ Builder源码
- Java源码
- Delphi源码
- C/C++源码
- PHP源码
- Perl源码
- Python源码
- Asm源码
- Pascal源码
- Borland C++源码
- Others源码
- SQL源码
- VBScript源码
- JavaScript源码
- ASP/ASPX源码
- C#源码
- Flash/ActionScript源码
- matlab源码
- PowerBuilder源码
- LabView源码
- Flex源码
- MathCAD源码
- VBA源码
- IDL源码
- Lisp/Scheme源码
- VHDL源码
- Objective-C源码
- Fortran源码
- tcl/tk源码
- QT源码
fj.fit.summary
资源名称:fj.rar [点击查看]
上传用户:whhc027
上传日期:2022-08-10
资源大小:410k
文件大小:1k
源码类别:
VHDL/FPGA/Verilog
开发平台:
VHDL
- Fitter Status : Successful - Thu Mar 05 01:08:00 2009
- Quartus II Version : 7.2 Build 151 09/26/2007 SJ Full Version
- Revision Name : fj
- Top-level Entity Name : fj
- Family : Stratix II
- Device : EP2S15F484C3
- Timing Models : Final
- Logic utilization : < 1 %
- Combinational ALUTs : 77 / 12,480 ( < 1 % )
- Dedicated logic registers : 52 / 12,480 ( < 1 % )
- Total registers : 52
- Total pins : 9 / 343 ( 3 % )
- Total virtual pins : 0
- Total block memory bits : 0 / 419,328 ( 0 % )
- DSP block 9-bit elements : 0 / 96 ( 0 % )
- Total PLLs : 0 / 6 ( 0 % )
- Total DLLs : 0 / 2 ( 0 % )