virgefb.h
上传用户:jlfgdled
上传日期:2013-04-10
资源大小:33168k
文件大小:9k
源码类别:

Linux/Unix编程

开发平台:

Unix_Linux

  1. /*
  2.  * linux/drivers/video/virgefb.h -- CyberVision64 definitions for the
  3.  *                                  text console driver.
  4.  *
  5.  *   Copyright (c) 1998 Alan Bair
  6.  *
  7.  * This file is based on the initial port to Linux of grf_cvreg.h:
  8.  *
  9.  *   Copyright (c) 1997 Antonio Santos
  10.  *
  11.  * The original work is from the NetBSD CyberVision 64 framebuffer driver 
  12.  * and support files (grf_cv.c, grf_cvreg.h, ite_cv.c):
  13.  * Permission to use the source of this driver was obtained from the
  14.  * author Michael Teske by Alan Bair.
  15.  *
  16.  *   Copyright (c) 1995 Michael Teske
  17.  *
  18.  * History:
  19.  *
  20.  *
  21.  *
  22.  * This file is subject to the terms and conditions of the GNU General Public
  23.  * License.  See the file COPYING in the main directory of this archive
  24.  * for more details.
  25.  */
  26. /* Enhanced register mapping (MMIO mode) */
  27. #define S3_CRTC_ADR    0x03d4
  28. #define S3_CRTC_DATA   0x03d5
  29. #define S3_REG_LOCK2 0x39
  30. #define S3_HGC_MODE 0x45
  31. #define S3_HWGC_ORGX_H 0x46
  32. #define S3_HWGC_ORGX_L 0x47
  33. #define S3_HWGC_ORGY_H 0x48
  34. #define S3_HWGC_ORGY_L 0x49
  35. #define S3_HWGC_DX 0x4e
  36. #define S3_HWGC_DY 0x4f
  37. #define S3_LAW_CTL 0x58
  38. /**************************************************/
  39. /*
  40.  * Defines for the used register addresses (mw)
  41.  *
  42.  * NOTE: There are some registers that have different addresses when
  43.  *       in mono or color mode. We only support color mode, and thus
  44.  *       some addresses won't work in mono-mode!
  45.  *
  46.  * General and VGA-registers taken from retina driver. Fixed a few
  47.  * bugs in it. (SR and GR read address is Port + 1, NOT Port)
  48.  *
  49.  */
  50. /* General Registers: */
  51. #define GREG_MISC_OUTPUT_R 0x03CC
  52. #define GREG_MISC_OUTPUT_W 0x03C2
  53. #define GREG_FEATURE_CONTROL_R 0x03CA 
  54. #define GREG_FEATURE_CONTROL_W 0x03DA
  55. #define GREG_INPUT_STATUS0_R 0x03C2
  56. #define GREG_INPUT_STATUS1_R 0x03DA
  57. /* Setup Registers: */
  58. #define SREG_VIDEO_SUBS_ENABLE 0x03C3 /* virge */
  59. /* Attribute Controller: */
  60. #define ACT_ADDRESS 0x03C0
  61. #define ACT_ADDRESS_R 0x03C1
  62. #define ACT_ADDRESS_W 0x03C0
  63. #define ACT_ADDRESS_RESET 0x03DA
  64. #define ACT_ID_PALETTE0 0x00
  65. #define ACT_ID_PALETTE1 0x01
  66. #define ACT_ID_PALETTE2 0x02
  67. #define ACT_ID_PALETTE3 0x03
  68. #define ACT_ID_PALETTE4 0x04
  69. #define ACT_ID_PALETTE5 0x05
  70. #define ACT_ID_PALETTE6 0x06
  71. #define ACT_ID_PALETTE7 0x07
  72. #define ACT_ID_PALETTE8 0x08
  73. #define ACT_ID_PALETTE9 0x09
  74. #define ACT_ID_PALETTE10 0x0A
  75. #define ACT_ID_PALETTE11 0x0B
  76. #define ACT_ID_PALETTE12 0x0C
  77. #define ACT_ID_PALETTE13 0x0D
  78. #define ACT_ID_PALETTE14 0x0E
  79. #define ACT_ID_PALETTE15 0x0F
  80. #define ACT_ID_ATTR_MODE_CNTL 0x10
  81. #define ACT_ID_OVERSCAN_COLOR 0x11
  82. #define ACT_ID_COLOR_PLANE_ENA 0x12
  83. #define ACT_ID_HOR_PEL_PANNING 0x13
  84. #define ACT_ID_COLOR_SELECT 0x14    /* virge PX_PADD  pixel padding register */
  85. /* Graphics Controller: */
  86. #define GCT_ADDRESS 0x03CE
  87. #define GCT_ADDRESS_R 0x03CF
  88. #define GCT_ADDRESS_W 0x03CF
  89. #define GCT_ID_SET_RESET 0x00
  90. #define GCT_ID_ENABLE_SET_RESET 0x01
  91. #define GCT_ID_COLOR_COMPARE 0x02
  92. #define GCT_ID_DATA_ROTATE 0x03
  93. #define GCT_ID_READ_MAP_SELECT 0x04
  94. #define GCT_ID_GRAPHICS_MODE 0x05
  95. #define GCT_ID_MISC 0x06
  96. #define GCT_ID_COLOR_XCARE 0x07
  97. #define GCT_ID_BITMASK 0x08
  98. /* Sequencer: */
  99. #define SEQ_ADDRESS 0x03C4
  100. #define SEQ_ADDRESS_R 0x03C5
  101. #define SEQ_ADDRESS_W 0x03C5
  102. #define SEQ_ID_RESET 0x00
  103. #define SEQ_ID_CLOCKING_MODE 0x01
  104. #define SEQ_ID_MAP_MASK 0x02
  105. #define SEQ_ID_CHAR_MAP_SELECT 0x03
  106. #define SEQ_ID_MEMORY_MODE 0x04
  107. #define SEQ_ID_UNKNOWN1 0x05
  108. #define SEQ_ID_UNKNOWN2 0x06
  109. #define SEQ_ID_UNKNOWN3 0x07
  110. /* S3 extensions */
  111. #define SEQ_ID_UNLOCK_EXT 0x08
  112. #define SEQ_ID_EXT_SEQ_REG9 0x09 /* b7 = 1 extended reg access by MMIO only */
  113. #define SEQ_ID_BUS_REQ_CNTL 0x0A
  114. #define SEQ_ID_EXT_MISC_SEQ 0x0B
  115. #define SEQ_ID_UNKNOWN4 0x0C
  116. #define SEQ_ID_EXT_SEQ 0x0D
  117. #define SEQ_ID_UNKNOWN5 0x0E
  118. #define SEQ_ID_UNKNOWN6 0x0F
  119. #define SEQ_ID_MCLK_LO 0x10
  120. #define SEQ_ID_MCLK_HI 0x11
  121. #define SEQ_ID_DCLK_LO 0x12
  122. #define SEQ_ID_DCLK_HI 0x13
  123. #define SEQ_ID_CLKSYN_CNTL_1 0x14
  124. #define SEQ_ID_CLKSYN_CNTL_2 0x15
  125. #define SEQ_ID_CLKSYN_TEST_HI 0x16 /* reserved for S3 testing of the */
  126. #define SEQ_ID_CLKSYN_TEST_LO 0x17 /* internal clock synthesizer   */
  127. #define SEQ_ID_RAMDAC_CNTL 0x18
  128. #define SEQ_ID_MORE_MAGIC 0x1A
  129. #define SEQ_ID_SIGNAL_SELECT 0x1C /* new for virge */
  130. /* CRT Controller: */
  131. #define CRT_ADDRESS 0x03D4
  132. #define CRT_ADDRESS_R 0x03D5
  133. #define CRT_ADDRESS_W 0x03D5
  134. #define CRT_ID_HOR_TOTAL 0x00
  135. #define CRT_ID_HOR_DISP_ENA_END 0x01
  136. #define CRT_ID_START_HOR_BLANK 0x02
  137. #define CRT_ID_END_HOR_BLANK 0x03
  138. #define CRT_ID_START_HOR_RETR 0x04
  139. #define CRT_ID_END_HOR_RETR 0x05
  140. #define CRT_ID_VER_TOTAL 0x06
  141. #define CRT_ID_OVERFLOW 0x07
  142. #define CRT_ID_PRESET_ROW_SCAN 0x08
  143. #define CRT_ID_MAX_SCAN_LINE 0x09
  144. #define CRT_ID_CURSOR_START 0x0A
  145. #define CRT_ID_CURSOR_END 0x0B
  146. #define CRT_ID_START_ADDR_HIGH 0x0C
  147. #define CRT_ID_START_ADDR_LOW 0x0D
  148. #define CRT_ID_CURSOR_LOC_HIGH 0x0E
  149. #define CRT_ID_CURSOR_LOC_LOW 0x0F
  150. #define CRT_ID_START_VER_RETR 0x10
  151. #define CRT_ID_END_VER_RETR 0x11
  152. #define CRT_ID_VER_DISP_ENA_END 0x12
  153. #define CRT_ID_SCREEN_OFFSET 0x13
  154. #define CRT_ID_UNDERLINE_LOC 0x14
  155. #define CRT_ID_START_VER_BLANK 0x15
  156. #define CRT_ID_END_VER_BLANK 0x16
  157. #define CRT_ID_MODE_CONTROL 0x17
  158. #define CRT_ID_LINE_COMPARE 0x18
  159. #define CRT_ID_GD_LATCH_RBACK 0x22
  160. #define CRT_ID_ACT_TOGGLE_RBACK 0x24
  161. #define CRT_ID_ACT_INDEX_RBACK 0x26
  162. /* S3 extensions: S3 VGA Registers */
  163. #define CRT_ID_DEVICE_HIGH 0x2D
  164. #define CRT_ID_DEVICE_LOW 0x2E
  165. #define CRT_ID_REVISION  0x2F
  166. #define CRT_ID_CHIP_ID_REV 0x30
  167. #define CRT_ID_MEMORY_CONF 0x31
  168. #define CRT_ID_BACKWAD_COMP_1 0x32
  169. #define CRT_ID_BACKWAD_COMP_2 0x33
  170. #define CRT_ID_BACKWAD_COMP_3 0x34
  171. #define CRT_ID_REGISTER_LOCK 0x35
  172. #define CRT_ID_CONFIG_1  0x36
  173. #define CRT_ID_CONFIG_2  0x37
  174. #define CRT_ID_REGISTER_LOCK_1 0x38
  175. #define CRT_ID_REGISTER_LOCK_2 0x39
  176. #define CRT_ID_MISC_1 0x3A
  177. #define CRT_ID_DISPLAY_FIFO 0x3B
  178. #define CRT_ID_LACE_RETR_START 0x3C
  179. /* S3 extensions: System Control Registers  */
  180. #define CRT_ID_SYSTEM_CONFIG 0x40
  181. #define CRT_ID_BIOS_FLAG 0x41
  182. #define CRT_ID_LACE_CONTROL 0x42
  183. #define CRT_ID_EXT_MODE  0x43
  184. #define CRT_ID_HWGC_MODE 0x45 /* HWGC = Hardware Graphics Cursor */
  185. #define CRT_ID_HWGC_ORIGIN_X_HI 0x46
  186. #define CRT_ID_HWGC_ORIGIN_X_LO 0x47
  187. #define CRT_ID_HWGC_ORIGIN_Y_HI 0x48
  188. #define CRT_ID_HWGC_ORIGIN_Y_LO 0x49
  189. #define CRT_ID_HWGC_FG_STACK 0x4A
  190. #define CRT_ID_HWGC_BG_STACK 0x4B
  191. #define CRT_ID_HWGC_START_AD_HI 0x4C
  192. #define CRT_ID_HWGC_START_AD_LO 0x4D
  193. #define CRT_ID_HWGC_DSTART_X 0x4E
  194. #define CRT_ID_HWGC_DSTART_Y 0x4F
  195. /* S3 extensions: System Extension Registers  */
  196. #define CRT_ID_EXT_SYS_CNTL_1 0x50 /* NOT a virge register */
  197. #define CRT_ID_EXT_SYS_CNTL_2 0x51
  198. #define CRT_ID_EXT_BIOS_FLAG_1 0x52
  199. #define CRT_ID_EXT_MEM_CNTL_1 0x53
  200. #define CRT_ID_EXT_MEM_CNTL_2 0x54
  201. #define CRT_ID_EXT_DAC_CNTL 0x55
  202. #define CRT_ID_EX_SYNC_1 0x56
  203. #define CRT_ID_EX_SYNC_2 0x57
  204. #define CRT_ID_LAW_CNTL 0x58 /* LAW = Linear Address Window */
  205. #define CRT_ID_LAW_POS_HI 0x59
  206. #define CRT_ID_LAW_POS_LO 0x5A
  207. #define CRT_ID_GOUT_PORT 0x5C
  208. #define CRT_ID_EXT_HOR_OVF 0x5D
  209. #define CRT_ID_EXT_VER_OVF 0x5E
  210. #define CRT_ID_EXT_MEM_CNTL_3 0x60 /* NOT a virge register */
  211. #define CRT_ID_EXT_MEM_CNTL_4 0x61
  212. #define CRT_ID_EX_SYNC_3 0x63 /* NOT a virge register */
  213. #define CRT_ID_EXT_MISC_CNTL 0x65
  214. #define CRT_ID_EXT_MISC_CNTL_1 0x66
  215. #define CRT_ID_EXT_MISC_CNTL_2 0x67
  216. #define CRT_ID_CONFIG_3  0x68
  217. #define CRT_ID_EXT_SYS_CNTL_3 0x69
  218. #define CRT_ID_EXT_SYS_CNTL_4 0x6A
  219. #define CRT_ID_EXT_BIOS_FLAG_3 0x6B
  220. #define CRT_ID_EXT_BIOS_FLAG_4 0x6C
  221. /* S3 virge extensions: more System Extension Registers  */
  222. #define CRT_ID_EXT_BIOS_FLAG_5 0x6D
  223. #define CRT_ID_EXT_DAC_TEST 0x6E
  224. #define CRT_ID_CONFIG_4  0x6F
  225. /* Video DAC */
  226. #define VDAC_ADDRESS 0x03c8
  227. #define VDAC_ADDRESS_W 0x03c8
  228. #define VDAC_ADDRESS_R 0x03c7
  229. #define VDAC_STATE 0x03c7
  230. #define VDAC_DATA 0x03c9
  231. #define VDAC_MASK 0x03c6
  232. /* Miscellaneous Registers */
  233. #define MR_SUBSYSTEM_STATUS_R 0x8504 /* new for virge */
  234. #define MR_SUBSYSTEM_CNTL_W 0x8504 /* new for virge */
  235. #define MR_ADVANCED_FUNCTION_CONTROL 0x850C /* new for virge */
  236. /* Blitter  */
  237. #define BLT_COMMAND_SET 0xA500
  238. #define BLT_SIZE_X_Y 0xA504
  239. #define BLT_SRC_X_Y 0xA508
  240. #define BLT_DEST_X_Y 0xA50C
  241. #define BLT_SRC_BASE 0xa4d4
  242. #define BLT_DEST_BASE 0xa4d8
  243. #define BLT_CLIP_LEFT_RIGHT 0xa4dc
  244. #define BLT_CLIP_TOP_BOTTOM 0xa4e0
  245. #define BLT_SRC_DEST_STRIDE 0xa4e4
  246. #define BLT_MONO_PATTERN_0 0xa4e8
  247. #define BLT_MONO_PATTERN_1 0xa4ec
  248. #define BLT_PATTERN_COLOR 0xa4f4
  249. #define L2D_COMMAND_SET 0xA900
  250. #define L2D_CLIP_LEFT_RIGHT 0xA8DC
  251. #define L2D_CLIP_TOP_BOTTOM 0xA8E0
  252. #define P2D_COMMAND_SET 0xAD00
  253. #define P2D_CLIP_LEFT_RIGHT 0xACDC
  254. #define P2D_CLIP_TOP_BOTTOM 0xACE0
  255. #define CMD_NOP (0xf << 27) /* %1111 << 27, was 0x07 */ 
  256. #define S3V_BITBLT (0x0 << 27)
  257. #define S3V_RECTFILL (0x2 << 27)
  258. #define S3V_AUTOEXE 0x01
  259. #define S3V_HWCLIP 0x02
  260. #define S3V_DRAW 0x20
  261. #define S3V_DST_8BPP 0x00
  262. #define S3V_DST_16BPP 0x04
  263. #define S3V_DST_24BPP 0x08
  264. #define S3V_MONO_PAT 0x100
  265. #define S3V_BLT_COPY (0xcc<<17)
  266. #define S3V_BLT_CLEAR (0x00<<17)
  267. #define S3V_BLT_SET (0xff<<17)