prev_cmp_I8253f.tan.qmsg
资源名称:8253.rar [点击查看]
上传用户:xuqufe
上传日期:2022-08-10
资源大小:2378k
文件大小:359k
源码类别:
VHDL/FPGA/Verilog
开发平台:
VHDL
- { "Info" "IQEXE_SEPARATOR" "" "Info: *******************************************************************" { } { } 3 0 "*******************************************************************" 0 0 "" 0}
- { "Info" "IQEXE_START_BANNER_PRODUCT" "Classic Timing Analyzer Quartus II " "Info: Running Quartus II Classic Timing Analyzer" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 7.2 Build 151 09/26/2007 SJ Full Version " "Info: Version 7.2 Build 151 09/26/2007 SJ Full Version" { } { } 0 0 "%1!s!" 0 0 "" 0} { "Info" "IQEXE_START_BANNER_TIME" "Sun Apr 18 22:56:27 2010 " "Info: Processing started: Sun Apr 18 22:56:27 2010" { } { } 0 0 "Processing started: %1!s!" 0 0 "" 0} } { } 4 0 "Running %2!s! %1!s!" 0 0 "" 0}
- { "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_tan --read_settings_files=off --write_settings_files=off I8253f -c I8253f --timing_analysis_only " "Info: Command: quartus_tan --read_settings_files=off --write_settings_files=off I8253f -c I8253f --timing_analysis_only" { } { } 0 0 "Command: %1!s!" 0 0 "" 0}
- { "Warning" "WTDB_ANALYZE_COMB_LATCHES" "" "Warning: Timing Analysis is analyzing one or more combinational loops as latches" { { "Warning" "WTDB_COMB_LATCH_NODE" "set0[1] " "Warning: Node "set0[1]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "set0[2] " "Warning: Node "set0[2]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "cmd0[4] " "Warning: Node "cmd0[4]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "cmd0[5] " "Warning: Node "cmd0[5]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "cmd[4] " "Warning: Node "cmd[4]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 96 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "cmd[5] " "Warning: Node "cmd[5]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 96 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "cmd[7] " "Warning: Node "cmd[7]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 96 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "cmd[6] " "Warning: Node "cmd[6]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 96 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "wreset0 " "Warning: Node "wreset0" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "cmd[2] " "Warning: Node "cmd[2]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 96 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "cmd[3] " "Warning: Node "cmd[3]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 96 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "wover0 " "Warning: Node "wover0" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "cmd[0] " "Warning: Node "cmd[0]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 96 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "cmd[1] " "Warning: Node "cmd[1]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 96 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "set0[3] " "Warning: Node "set0[3]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "set0[4] " "Warning: Node "set0[4]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "set0[5] " "Warning: Node "set0[5]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "set0[6] " "Warning: Node "set0[6]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "set0[7] " "Warning: Node "set0[7]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "set0[8] " "Warning: Node "set0[8]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "set0[9] " "Warning: Node "set0[9]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "set0[10] " "Warning: Node "set0[10]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "set0[11] " "Warning: Node "set0[11]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "set0[0] " "Warning: Node "set0[0]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "cmd0[2] " "Warning: Node "cmd0[2]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "cmd0[1] " "Warning: Node "cmd0[1]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "cmd0[3] " "Warning: Node "cmd0[3]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "buffer[13] " "Warning: Node "buffer[13]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 83 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "buffer[0] " "Warning: Node "buffer[0]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 83 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "buffer[7] " "Warning: Node "buffer[7]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 83 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "buffer[2] " "Warning: Node "buffer[2]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 83 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "buffer[6] " "Warning: Node "buffer[6]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 83 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "buffer[14] " "Warning: Node "buffer[14]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 83 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "buffer[10] " "Warning: Node "buffer[10]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 83 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "buffer[8] " "Warning: Node "buffer[8]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 83 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "buffer[4] " "Warning: Node "buffer[4]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 83 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "set0[13] " "Warning: Node "set0[13]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "set0[14] " "Warning: Node "set0[14]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "set0[12] " "Warning: Node "set0[12]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "set0[15] " "Warning: Node "set0[15]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "buffer[15] " "Warning: Node "buffer[15]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 83 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "buffer[12] " "Warning: Node "buffer[12]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 83 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "buffer[9] " "Warning: Node "buffer[9]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 83 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "buffer[11] " "Warning: Node "buffer[11]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 83 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "buffer[1] " "Warning: Node "buffer[1]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 83 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "buffer[5] " "Warning: Node "buffer[5]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 83 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "buffer[3] " "Warning: Node "buffer[3]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 83 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "set1[0] " "Warning: Node "set1[0]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "cmd1[1] " "Warning: Node "cmd1[1]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "cmd1[2] " "Warning: Node "cmd1[2]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "cmd1[3] " "Warning: Node "cmd1[3]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "cmd1[4] " "Warning: Node "cmd1[4]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "cmd1[5] " "Warning: Node "cmd1[5]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "write1 " "Warning: Node "write1" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 20 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "set1[1] " "Warning: Node "set1[1]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "set1[2] " "Warning: Node "set1[2]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "set1[10] " "Warning: Node "set1[10]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "set1[11] " "Warning: Node "set1[11]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "set1[6] " "Warning: Node "set1[6]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "set1[13] " "Warning: Node "set1[13]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "set1[14] " "Warning: Node "set1[14]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "set1[7] " "Warning: Node "set1[7]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "set1[12] " "Warning: Node "set1[12]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "set1[4] " "Warning: Node "set1[4]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "set1[15] " "Warning: Node "set1[15]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "set1[5] " "Warning: Node "set1[5]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "set1[9] " "Warning: Node "set1[9]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "set1[3] " "Warning: Node "set1[3]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "set1[8] " "Warning: Node "set1[8]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "wreset1 " "Warning: Node "wreset1" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "wover1 " "Warning: Node "wover1" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "set2[0] " "Warning: Node "set2[0]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "cmd2[3] " "Warning: Node "cmd2[3]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "cmd2[1] " "Warning: Node "cmd2[1]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "cmd2[2] " "Warning: Node "cmd2[2]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "cmd2[4] " "Warning: Node "cmd2[4]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "write2 " "Warning: Node "write2" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 20 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "cmd2[5] " "Warning: Node "cmd2[5]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "set2[7] " "Warning: Node "set2[7]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "set2[4] " "Warning: Node "set2[4]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "set2[14] " "Warning: Node "set2[14]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "set2[12] " "Warning: Node "set2[12]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "set2[15] " "Warning: Node "set2[15]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "set2[9] " "Warning: Node "set2[9]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "set2[8] " "Warning: Node "set2[8]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "set2[3] " "Warning: Node "set2[3]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "set2[5] " "Warning: Node "set2[5]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "wreset2 " "Warning: Node "wreset2" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "set2[10] " "Warning: Node "set2[10]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "set2[13] " "Warning: Node "set2[13]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "set2[1] " "Warning: Node "set2[1]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "set2[11] " "Warning: Node "set2[11]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "set2[6] " "Warning: Node "set2[6]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "set2[2] " "Warning: Node "set2[2]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "wover2 " "Warning: Node "wover2" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "read1 " "Warning: Node "read1" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 20 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "read2 " "Warning: Node "read2" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 20 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "read0 " "Warning: Node "read0" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 20 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "lock[0] " "Warning: Node "lock[0]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "lock[8] " "Warning: Node "lock[8]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "lock[1] " "Warning: Node "lock[1]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "lock[9] " "Warning: Node "lock[9]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "lock[10] " "Warning: Node "lock[10]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "lock[2] " "Warning: Node "lock[2]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "lock[3] " "Warning: Node "lock[3]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "lock[11] " "Warning: Node "lock[11]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "lock[12] " "Warning: Node "lock[12]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "lock[4] " "Warning: Node "lock[4]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "lock[13] " "Warning: Node "lock[13]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "lock[5] " "Warning: Node "lock[5]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "lock[6] " "Warning: Node "lock[6]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "lock[14] " "Warning: Node "lock[14]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "lock[7] " "Warning: Node "lock[7]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "lock[15] " "Warning: Node "lock[15]" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "dataout[0]$latch " "Warning: Node "dataout[0]$latch" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 0 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "dataout[1]$latch " "Warning: Node "dataout[1]$latch" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 0 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "dataout[2]$latch " "Warning: Node "dataout[2]$latch" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 0 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "dataout[3]$latch " "Warning: Node "dataout[3]$latch" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 0 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "dataout[4]$latch " "Warning: Node "dataout[4]$latch" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 0 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "dataout[5]$latch " "Warning: Node "dataout[5]$latch" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 0 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "dataout[6]$latch " "Warning: Node "dataout[6]$latch" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 0 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "dataout[7]$latch " "Warning: Node "dataout[7]$latch" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 0 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "clk_out[0]$latch " "Warning: Node "clk_out[0]$latch" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 263 0 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "clk_out[1]$latch " "Warning: Node "clk_out[1]$latch" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 208 0 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} { "Warning" "WTDB_COMB_LATCH_NODE" "clk_out[2]$latch " "Warning: Node "clk_out[2]$latch" is a latch" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 318 0 0 } } } 0 0 "Node "%1!s!" is a latch" 0 0 "" 0} } { } 0 0 "Timing Analysis is analyzing one or more combinational loops as latches" 0 0 "" 0}
- { "Warning" "WTAN_SCC_LOOP" "1 " "Warning: Found combinational loop of 1 nodes" { { "Warning" "WTAN_SCC_NODE" "start2~53 " "Warning: Node "start2~53"" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 23 -1 0 } } } 0 0 "Node "%1!s!"" 0 0 "" 0} } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 23 -1 0 } } } 0 0 "Found combinational loop of %1!d! nodes" 0 0 "" 0}
- { "Warning" "WTAN_SCC_LOOP" "1 " "Warning: Found combinational loop of 1 nodes" { { "Warning" "WTAN_SCC_NODE" "reg0~30 " "Warning: Node "reg0~30"" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 23 -1 0 } } } 0 0 "Node "%1!s!"" 0 0 "" 0} } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 23 -1 0 } } } 0 0 "Found combinational loop of %1!d! nodes" 0 0 "" 0}
- { "Warning" "WTAN_NO_CLOCKS" "" "Warning: Found pins functioning as undefined clocks and/or memory enables" { { "Info" "ITAN_NODE_MAP_TO_CLK" "WR " "Info: Assuming node "WR" is an undefined clock" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 3 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "WR" } } } } } 0 0 "Assuming node "%1!s!" is an undefined clock" 0 0 "" 0} { "Info" "ITAN_NODE_MAP_TO_CLK" "RD " "Info: Assuming node "RD" is an undefined clock" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 3 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "RD" } } } } } 0 0 "Assuming node "%1!s!" is an undefined clock" 0 0 "" 0} { "Info" "ITAN_NODE_MAP_TO_CLK" "A1 " "Info: Assuming node "A1" is an undefined clock" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 4 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "A1" } } } } } 0 0 "Assuming node "%1!s!" is an undefined clock" 0 0 "" 0} { "Info" "ITAN_NODE_MAP_TO_CLK" "A0 " "Info: Assuming node "A0" is an undefined clock" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 4 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "A0" } } } } } 0 0 "Assuming node "%1!s!" is an undefined clock" 0 0 "" 0} { "Info" "ITAN_NODE_MAP_TO_CLK" "CS " "Info: Assuming node "CS" is an undefined clock" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 3 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "CS" } } } } } 0 0 "Assuming node "%1!s!" is an undefined clock" 0 0 "" 0} { "Info" "ITAN_NODE_MAP_TO_CLK" "clk0 " "Info: Assuming node "clk0" is an undefined clock" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 5 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "clk0" } } } } } 0 0 "Assuming node "%1!s!" is an undefined clock" 0 0 "" 0} { "Info" "ITAN_NODE_MAP_TO_CLK" "gate0 " "Info: Assuming node "gate0" is an undefined clock" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 2 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "gate0" } } } } } 0 0 "Assuming node "%1!s!" is an undefined clock" 0 0 "" 0} { "Info" "ITAN_NODE_MAP_TO_CLK" "clk1 " "Info: Assuming node "clk1" is an undefined clock" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 5 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "clk1" } } } } } 0 0 "Assuming node "%1!s!" is an undefined clock" 0 0 "" 0} { "Info" "ITAN_NODE_MAP_TO_CLK" "gate1 " "Info: Assuming node "gate1" is an undefined clock" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 2 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "gate1" } } } } } 0 0 "Assuming node "%1!s!" is an undefined clock" 0 0 "" 0} { "Info" "ITAN_NODE_MAP_TO_CLK" "clk2 " "Info: Assuming node "clk2" is an undefined clock" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 5 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "clk2" } } } } } 0 0 "Assuming node "%1!s!" is an undefined clock" 0 0 "" 0} { "Info" "ITAN_NODE_MAP_TO_CLK" "gate2 " "Info: Assuming node "gate2" is an undefined clock" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 2 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "gate2" } } } } } 0 0 "Assuming node "%1!s!" is an undefined clock" 0 0 "" 0} } { } 0 0 "Found pins functioning as undefined clocks and/or memory enables" 0 0 "" 0}
- { "Warning" "WTAN_RIPPLE_OR_GATED_CLOCKS_FOUND" "110 " "Warning: Found 110 node(s) in clock paths which may be acting as ripple and/or gated clocks -- node(s) analyzed as buffer(s) resulting in clock skew" { { "Info" "ITAN_RIPPLE_CLK" "read0 " "Info: Detected ripple clock "read0" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 20 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "read0" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "read2 " "Info: Detected ripple clock "read2" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 20 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "read2" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "read1 " "Info: Detected ripple clock "read1" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 20 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "read1" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "wover2 " "Info: Detected ripple clock "wover2" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "wover2" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cmd2[5] " "Info: Detected ripple clock "cmd2[5]" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "cmd2[5]" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "write2 " "Info: Detected ripple clock "write2" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 20 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "write2" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cmd2[4] " "Info: Detected ripple clock "cmd2[4]" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "cmd2[4]" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cmd2[2] " "Info: Detected ripple clock "cmd2[2]" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "cmd2[2]" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cmd2[3] " "Info: Detected ripple clock "cmd2[3]" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "cmd2[3]" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "wover1 " "Info: Detected ripple clock "wover1" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "wover1" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "write1 " "Info: Detected ripple clock "write1" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 20 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "write1" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cmd1[5] " "Info: Detected ripple clock "cmd1[5]" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "cmd1[5]" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cmd1[4] " "Info: Detected ripple clock "cmd1[4]" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "cmd1[4]" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cmd1[3] " "Info: Detected ripple clock "cmd1[3]" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "cmd1[3]" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cmd1[2] " "Info: Detected ripple clock "cmd1[2]" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "cmd1[2]" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "buffer[3] " "Info: Detected ripple clock "buffer[3]" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 83 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "buffer[3]" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "buffer[5] " "Info: Detected ripple clock "buffer[5]" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 83 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "buffer[5]" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "buffer[1] " "Info: Detected ripple clock "buffer[1]" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 83 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "buffer[1]" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "buffer[11] " "Info: Detected ripple clock "buffer[11]" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 83 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "buffer[11]" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "buffer[9] " "Info: Detected ripple clock "buffer[9]" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 83 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "buffer[9]" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "buffer[12] " "Info: Detected ripple clock "buffer[12]" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 83 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "buffer[12]" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "buffer[15] " "Info: Detected ripple clock "buffer[15]" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 83 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "buffer[15]" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "buffer[4] " "Info: Detected ripple clock "buffer[4]" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 83 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "buffer[4]" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "buffer[8] " "Info: Detected ripple clock "buffer[8]" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 83 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "buffer[8]" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "buffer[10] " "Info: Detected ripple clock "buffer[10]" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 83 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "buffer[10]" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "buffer[14] " "Info: Detected ripple clock "buffer[14]" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 83 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "buffer[14]" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "buffer[6] " "Info: Detected ripple clock "buffer[6]" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 83 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "buffer[6]" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "buffer[2] " "Info: Detected ripple clock "buffer[2]" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 83 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "buffer[2]" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "buffer[7] " "Info: Detected ripple clock "buffer[7]" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 83 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "buffer[7]" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "buffer[0] " "Info: Detected ripple clock "buffer[0]" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 83 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "buffer[0]" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "buffer[13] " "Info: Detected ripple clock "buffer[13]" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 83 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "buffer[13]" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cmd0[3] " "Info: Detected ripple clock "cmd0[3]" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "cmd0[3]" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cmd0[2] " "Info: Detected ripple clock "cmd0[2]" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "cmd0[2]" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cmd[1] " "Info: Detected ripple clock "cmd[1]" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 96 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "cmd[1]" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cmd[0] " "Info: Detected ripple clock "cmd[0]" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 96 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "cmd[0]" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "wover0 " "Info: Detected ripple clock "wover0" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "wover0" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cmd[3] " "Info: Detected ripple clock "cmd[3]" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 96 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "cmd[3]" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cmd[2] " "Info: Detected ripple clock "cmd[2]" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 96 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "cmd[2]" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cmd[6] " "Info: Detected ripple clock "cmd[6]" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 96 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "cmd[6]" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cmd[7] " "Info: Detected ripple clock "cmd[7]" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 96 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "cmd[7]" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cmd[5] " "Info: Detected ripple clock "cmd[5]" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 96 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "cmd[5]" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cmd[4] " "Info: Detected ripple clock "cmd[4]" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 96 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "cmd[4]" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cmd0[5] " "Info: Detected ripple clock "cmd0[5]" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "cmd0[5]" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cmd0[4] " "Info: Detected ripple clock "cmd0[4]" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "cmd0[4]" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "all_set2~424 " "Info: Detected gated clock "all_set2~424" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 21 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "all_set2~424" } } } } } 0 0 "Detected gated clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "all_set1~535 " "Info: Detected gated clock "all_set1~535" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 21 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "all_set1~535" } } } } } 0 0 "Detected gated clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "Mux90~18 " "Info: Detected gated clock "Mux90~18" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 265 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "Mux90~18" } } } } } 0 0 "Detected gated clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "Mux10~83 " "Info: Detected gated clock "Mux10~83" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 501 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "Mux10~83" } } } } } 0 0 "Detected gated clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "dataout[2]~1606 " "Info: Detected gated clock "dataout[2]~1606" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "dataout[2]~1606" } } } } } 0 0 "Detected gated clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "dataout[2]~1605 " "Info: Detected gated clock "dataout[2]~1605" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "dataout[2]~1605" } } } } } 0 0 "Detected gated clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "WideOr2 " "Info: Detected gated clock "WideOr2" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 98 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "WideOr2" } } } } } 0 0 "Detected gated clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "WideOr5 " "Info: Detected gated clock "WideOr5" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 98 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "WideOr5" } } } } } 0 0 "Detected gated clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "WideOr3 " "Info: Detected gated clock "WideOr3" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 98 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "WideOr3" } } } } } 0 0 "Detected gated clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "wover2~48 " "Info: Detected gated clock "wover2~48" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "wover2~48" } } } } } 0 0 "Detected gated clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "set2[8]~153 " "Info: Detected gated clock "set2[8]~153" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "set2[8]~153" } } } } } 0 0 "Detected gated clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "WideOr1 " "Info: Detected gated clock "WideOr1" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 98 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "WideOr1" } } } } } 0 0 "Detected gated clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "wlh2[1] " "Info: Detected ripple clock "wlh2[1]" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 294 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "wlh2[1]" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "wlh2[0] " "Info: Detected ripple clock "wlh2[0]" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 294 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "wlh2[0]" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "set2[5]~151 " "Info: Detected gated clock "set2[5]~151" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "set2[5]~151" } } } } } 0 0 "Detected gated clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "cmd2[1]~0 " "Info: Detected gated clock "cmd2[1]~0" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "cmd2[1]~0" } } } } } 0 0 "Detected gated clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "set2[5]~152 " "Info: Detected gated clock "set2[5]~152" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "set2[5]~152" } } } } } 0 0 "Detected gated clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "wover1~48 " "Info: Detected gated clock "wover1~48" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "wover1~48" } } } } } 0 0 "Detected gated clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "set1[8]~153 " "Info: Detected gated clock "set1[8]~153" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "set1[8]~153" } } } } } 0 0 "Detected gated clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "Decoder0~411 " "Info: Detected gated clock "Decoder0~411" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 98 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "Decoder0~411" } } } } } 0 0 "Detected gated clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "WideOr1~33 " "Info: Detected gated clock "WideOr1~33" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 98 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "WideOr1~33" } } } } } 0 0 "Detected gated clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "Decoder0~413 " "Info: Detected gated clock "Decoder0~413" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 98 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "Decoder0~413" } } } } } 0 0 "Detected gated clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "Decoder0~410 " "Info: Detected gated clock "Decoder0~410" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 98 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "Decoder0~410" } } } } } 0 0 "Detected gated clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "Decoder0~414 " "Info: Detected gated clock "Decoder0~414" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 98 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "Decoder0~414" } } } } } 0 0 "Detected gated clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "Decoder0~412 " "Info: Detected gated clock "Decoder0~412" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 98 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "Decoder0~412" } } } } } 0 0 "Detected gated clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "wlh1[0] " "Info: Detected ripple clock "wlh1[0]" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 184 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "wlh1[0]" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "wlh1[1] " "Info: Detected ripple clock "wlh1[1]" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 184 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "wlh1[1]" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "set1[0]~151 " "Info: Detected gated clock "set1[0]~151" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "set1[0]~151" } } } } } 0 0 "Detected gated clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "cmd1[1]~0 " "Info: Detected gated clock "cmd1[1]~0" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "cmd1[1]~0" } } } } } 0 0 "Detected gated clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "set1[0]~152 " "Info: Detected gated clock "set1[0]~152" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "set1[0]~152" } } } } } 0 0 "Detected gated clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "buffer~70 " "Info: Detected gated clock "buffer~70" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 28 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "buffer~70" } } } } } 0 0 "Detected gated clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "buffer~71 " "Info: Detected gated clock "buffer~71" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 28 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "buffer~71" } } } } } 0 0 "Detected gated clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "buffer~74 " "Info: Detected gated clock "buffer~74" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 28 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "buffer~74" } } } } } 0 0 "Detected gated clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "buffer~68 " "Info: Detected gated clock "buffer~68" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 28 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "buffer~68" } } } } } 0 0 "Detected gated clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "buffer~72 " "Info: Detected gated clock "buffer~72" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 28 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "buffer~72" } } } } } 0 0 "Detected gated clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "buffer~73 " "Info: Detected gated clock "buffer~73" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 28 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "buffer~73" } } } } } 0 0 "Detected gated clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "buffer~75 " "Info: Detected gated clock "buffer~75" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 28 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "buffer~75" } } } } } 0 0 "Detected gated clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "buffer~69 " "Info: Detected gated clock "buffer~69" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 28 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "buffer~69" } } } } } 0 0 "Detected gated clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "buffer~0 " "Info: Detected gated clock "buffer~0" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 28 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "buffer~0" } } } } } 0 0 "Detected gated clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt0[4]~reg0 " "Info: Detected ripple clock "cnt0[4]~reg0" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 259 0 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt0[4]~reg0" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt0[1]~reg0 " "Info: Detected ripple clock "cnt0[1]~reg0" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 259 0 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt0[1]~reg0" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt0[10]~reg0 " "Info: Detected ripple clock "cnt0[10]~reg0" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 259 0 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt0[10]~reg0" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt0[2]~reg0 " "Info: Detected ripple clock "cnt0[2]~reg0" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 259 0 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt0[2]~reg0" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt0[3]~reg0 " "Info: Detected ripple clock "cnt0[3]~reg0" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 259 0 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt0[3]~reg0" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt0[9]~reg0 " "Info: Detected ripple clock "cnt0[9]~reg0" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 259 0 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt0[9]~reg0" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt0[7]~reg0 " "Info: Detected ripple clock "cnt0[7]~reg0" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 259 0 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt0[7]~reg0" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt0[8]~reg0 " "Info: Detected ripple clock "cnt0[8]~reg0" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 259 0 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt0[8]~reg0" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt0[6]~reg0 " "Info: Detected ripple clock "cnt0[6]~reg0" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 259 0 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt0[6]~reg0" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt0[15]~reg0 " "Info: Detected ripple clock "cnt0[15]~reg0" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 259 0 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt0[15]~reg0" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt0[12]~reg0 " "Info: Detected ripple clock "cnt0[12]~reg0" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 259 0 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt0[12]~reg0" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt0[14]~reg0 " "Info: Detected ripple clock "cnt0[14]~reg0" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 259 0 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt0[14]~reg0" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt0[13]~reg0 " "Info: Detected ripple clock "cnt0[13]~reg0" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 259 0 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt0[13]~reg0" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt0[11]~reg0 " "Info: Detected ripple clock "cnt0[11]~reg0" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 259 0 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt0[11]~reg0" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt0[5]~reg0 " "Info: Detected ripple clock "cnt0[5]~reg0" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 259 0 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt0[5]~reg0" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt0[0]~reg0 " "Info: Detected ripple clock "cnt0[0]~reg0" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 259 0 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt0[0]~reg0" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "set0[8]~157 " "Info: Detected gated clock "set0[8]~157" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "set0[8]~157" } } } } } 0 0 "Detected gated clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "wover0~48 " "Info: Detected gated clock "wover0~48" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "wover0~48" } } } } } 0 0 "Detected gated clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "WideOr7~301 " "Info: Detected gated clock "WideOr7~301" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 144 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "WideOr7~301" } } } } } 0 0 "Detected gated clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "WideOr7~302 " "Info: Detected gated clock "WideOr7~302" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 144 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "WideOr7~302" } } } } } 0 0 "Detected gated clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "Decoder0~415 " "Info: Detected gated clock "Decoder0~415" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 98 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "Decoder0~415" } } } } } 0 0 "Detected gated clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "cmd0[1]~0 " "Info: Detected gated clock "cmd0[1]~0" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "cmd0[1]~0" } } } } } 0 0 "Detected gated clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "wlh0[1] " "Info: Detected ripple clock "wlh0[1]" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 239 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "wlh0[1]" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "wlh0[0] " "Info: Detected ripple clock "wlh0[0]" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 239 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "wlh0[0]" } } } } } 0 0 "Detected ripple clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "Decoder0 " "Info: Detected gated clock "Decoder0" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 98 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "Decoder0" } } } } } 0 0 "Detected gated clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "set0[0]~158 " "Info: Detected gated clock "set0[0]~158" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "set0[0]~158" } } } } } 0 0 "Detected gated clock "%1!s!" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "set0[0]~159 " "Info: Detected gated clock "set0[0]~159" as buffer" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } { "c:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "set0[0]~159" } } } } } 0 0 "Detected gated clock "%1!s!" as buffer" 0 0 "" 0} } { } 0 0 "Found %1!d! node(s) in clock paths which may be acting as ripple and/or gated clocks -- node(s) analyzed as buffer(s) resulting in clock skew" 0 0 "" 0}
- { "Info" "ITDB_FULL_CLOCK_REG_RESULT" "WR register wover2 register wreset2 67.66 MHz 14.78 ns Internal " "Info: Clock "WR" has Internal fmax of 67.66 MHz between source register "wover2" and destination register "wreset2" (period= 14.78 ns)" { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "0.646 ns + Longest register register " "Info: + Longest register to register delay is 0.646 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns wover2 1 REG LCCOMB_X27_Y23_N12 2 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LCCOMB_X27_Y23_N12; Fanout = 2; REG Node = 'wover2'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { wover2 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.418 ns) + CELL(0.228 ns) 0.646 ns wreset2 2 REG LCCOMB_X27_Y23_N30 2 " "Info: 2: + IC(0.418 ns) + CELL(0.228 ns) = 0.646 ns; Loc. = LCCOMB_X27_Y23_N30; Fanout = 2; REG Node = 'wreset2'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.646 ns" { wover2 wreset2 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "0.228 ns ( 35.29 % ) " "Info: Total cell delay = 0.228 ns ( 35.29 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.418 ns ( 64.71 % ) " "Info: Total interconnect delay = 0.418 ns ( 64.71 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.646 ns" { wover2 wreset2 } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "0.646 ns" { wover2 {} wreset2 {} } { 0.000ns 0.418ns } { 0.000ns 0.228ns } "" } } } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_SKEW_RESULT" "-5.886 ns - Smallest " "Info: - Smallest clock skew is -5.886 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "WR destination 3.075 ns + Shortest register " "Info: + Shortest clock path from clock "WR" to destination register is 3.075 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.857 ns) 0.857 ns WR 1 CLK PIN_B8 7 " "Info: 1: + IC(0.000 ns) + CELL(0.857 ns) = 0.857 ns; Loc. = PIN_B8; Fanout = 7; CLK Node = 'WR'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { WR } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 3 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.862 ns) + CELL(0.053 ns) 1.772 ns Decoder0~414 2 COMB LCCOMB_X26_Y23_N20 5 " "Info: 2: + IC(0.862 ns) + CELL(0.053 ns) = 1.772 ns; Loc. = LCCOMB_X26_Y23_N20; Fanout = 5; COMB Node = 'Decoder0~414'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.915 ns" { WR Decoder0~414 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 98 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.228 ns) + CELL(0.053 ns) 2.053 ns WideOr1 3 COMB LCCOMB_X26_Y23_N18 1 " "Info: 3: + IC(0.228 ns) + CELL(0.053 ns) = 2.053 ns; Loc. = LCCOMB_X26_Y23_N18; Fanout = 1; COMB Node = 'WideOr1'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.281 ns" { Decoder0~414 WideOr1 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 98 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.229 ns) + CELL(0.225 ns) 2.507 ns write2 4 REG LCCOMB_X26_Y23_N8 10 " "Info: 4: + IC(0.229 ns) + CELL(0.225 ns) = 2.507 ns; Loc. = LCCOMB_X26_Y23_N8; Fanout = 10; REG Node = 'write2'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.454 ns" { WideOr1 write2 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 20 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.343 ns) + CELL(0.225 ns) 3.075 ns wreset2 5 REG LCCOMB_X27_Y23_N30 2 " "Info: 5: + IC(0.343 ns) + CELL(0.225 ns) = 3.075 ns; Loc. = LCCOMB_X27_Y23_N30; Fanout = 2; REG Node = 'wreset2'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.568 ns" { write2 wreset2 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.413 ns ( 45.95 % ) " "Info: Total cell delay = 1.413 ns ( 45.95 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.662 ns ( 54.05 % ) " "Info: Total interconnect delay = 1.662 ns ( 54.05 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "3.075 ns" { WR Decoder0~414 WideOr1 write2 wreset2 } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "3.075 ns" { WR {} WR~combout {} Decoder0~414 {} WideOr1 {} write2 {} wreset2 {} } { 0.000ns 0.000ns 0.862ns 0.228ns 0.229ns 0.343ns } { 0.000ns 0.857ns 0.053ns 0.053ns 0.225ns 0.225ns } "" } } } 0 0 "%4!c! %5!s! clock path from clock "%1!s!" to %2!s! %6!s! is %3!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "WR source 8.961 ns - Longest register " "Info: - Longest clock path from clock "WR" to source register is 8.961 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.857 ns) 0.857 ns WR 1 CLK PIN_B8 7 " "Info: 1: + IC(0.000 ns) + CELL(0.857 ns) = 0.857 ns; Loc. = PIN_B8; Fanout = 7; CLK Node = 'WR'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { WR } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 3 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.093 ns) + CELL(0.346 ns) 2.296 ns Decoder0~415 2 COMB LCCOMB_X26_Y20_N18 9 " "Info: 2: + IC(1.093 ns) + CELL(0.346 ns) = 2.296 ns; Loc. = LCCOMB_X26_Y20_N18; Fanout = 9; COMB Node = 'Decoder0~415'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.439 ns" { WR Decoder0~415 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 98 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.250 ns) + CELL(0.225 ns) 2.771 ns cmd[6] 3 REG LCCOMB_X26_Y20_N22 20 " "Info: 3: + IC(0.250 ns) + CELL(0.225 ns) = 2.771 ns; Loc. = LCCOMB_X26_Y20_N22; Fanout = 20; REG Node = 'cmd[6]'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.475 ns" { Decoder0~415 cmd[6] } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 96 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.594 ns) + CELL(0.346 ns) 3.711 ns WideOr7~301 4 COMB LCCOMB_X27_Y20_N22 1 " "Info: 4: + IC(0.594 ns) + CELL(0.346 ns) = 3.711 ns; Loc. = LCCOMB_X27_Y20_N22; Fanout = 1; COMB Node = 'WideOr7~301'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.940 ns" { cmd[6] WideOr7~301 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 144 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.258 ns) + CELL(0.346 ns) 4.315 ns WideOr7~302 5 COMB LCCOMB_X27_Y20_N2 4 " "Info: 5: + IC(0.258 ns) + CELL(0.346 ns) = 4.315 ns; Loc. = LCCOMB_X27_Y20_N2; Fanout = 4; COMB Node = 'WideOr7~302'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.604 ns" { WideOr7~301 WideOr7~302 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 144 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.236 ns) + CELL(0.225 ns) 4.776 ns cmd2[1]~0 6 COMB LCCOMB_X27_Y20_N20 5 " "Info: 6: + IC(0.236 ns) + CELL(0.225 ns) = 4.776 ns; Loc. = LCCOMB_X27_Y20_N20; Fanout = 5; COMB Node = 'cmd2[1]~0'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.461 ns" { WideOr7~302 cmd2[1]~0 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.550 ns) + CELL(0.225 ns) 5.551 ns cmd2[4] 7 REG LCCOMB_X27_Y19_N28 5 " "Info: 7: + IC(0.550 ns) + CELL(0.225 ns) = 5.551 ns; Loc. = LCCOMB_X27_Y19_N28; Fanout = 5; REG Node = 'cmd2[4]'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.775 ns" { cmd2[1]~0 cmd2[4] } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.689 ns) + CELL(0.228 ns) 6.468 ns set2[8]~153 8 COMB LCCOMB_X27_Y23_N8 2 " "Info: 8: + IC(0.689 ns) + CELL(0.228 ns) = 6.468 ns; Loc. = LCCOMB_X27_Y23_N8; Fanout = 2; COMB Node = 'set2[8]~153'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.917 ns" { cmd2[4] set2[8]~153 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.039 ns) + CELL(0.225 ns) 7.732 ns wover2~48 9 COMB LCCOMB_X27_Y23_N14 1 " "Info: 9: + IC(1.039 ns) + CELL(0.225 ns) = 7.732 ns; Loc. = LCCOMB_X27_Y23_N14; Fanout = 1; COMB Node = 'wover2~48'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.264 ns" { set2[8]~153 wover2~48 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.001 ns) + CELL(0.228 ns) 8.961 ns wover2 10 REG LCCOMB_X27_Y23_N12 2 " "Info: 10: + IC(1.001 ns) + CELL(0.228 ns) = 8.961 ns; Loc. = LCCOMB_X27_Y23_N12; Fanout = 2; REG Node = 'wover2'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.229 ns" { wover2~48 wover2 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "3.251 ns ( 36.28 % ) " "Info: Total cell delay = 3.251 ns ( 36.28 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "5.710 ns ( 63.72 % ) " "Info: Total interconnect delay = 5.710 ns ( 63.72 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "8.961 ns" { WR Decoder0~415 cmd[6] WideOr7~301 WideOr7~302 cmd2[1]~0 cmd2[4] set2[8]~153 wover2~48 wover2 } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "8.961 ns" { WR {} WR~combout {} Decoder0~415 {} cmd[6] {} WideOr7~301 {} WideOr7~302 {} cmd2[1]~0 {} cmd2[4] {} set2[8]~153 {} wover2~48 {} wover2 {} } { 0.000ns 0.000ns 1.093ns 0.250ns 0.594ns 0.258ns 0.236ns 0.550ns 0.689ns 1.039ns 1.001ns } { 0.000ns 0.857ns 0.346ns 0.225ns 0.346ns 0.346ns 0.225ns 0.225ns 0.228ns 0.225ns 0.228ns } "" } } } 0 0 "%4!c! %5!s! clock path from clock "%1!s!" to %2!s! %6!s! is %3!s!" 0 0 "" 0} } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "3.075 ns" { WR Decoder0~414 WideOr1 write2 wreset2 } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "3.075 ns" { WR {} WR~combout {} Decoder0~414 {} WideOr1 {} write2 {} wreset2 {} } { 0.000ns 0.000ns 0.862ns 0.228ns 0.229ns 0.343ns } { 0.000ns 0.857ns 0.053ns 0.053ns 0.225ns 0.225ns } "" } } { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "8.961 ns" { WR Decoder0~415 cmd[6] WideOr7~301 WideOr7~302 cmd2[1]~0 cmd2[4] set2[8]~153 wover2~48 wover2 } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "8.961 ns" { WR {} WR~combout {} Decoder0~415 {} cmd[6] {} WideOr7~301 {} WideOr7~302 {} cmd2[1]~0 {} cmd2[4] {} set2[8]~153 {} wover2~48 {} wover2 {} } { 0.000ns 0.000ns 1.093ns 0.250ns 0.594ns 0.258ns 0.236ns 0.550ns 0.689ns 1.039ns 1.001ns } { 0.000ns 0.857ns 0.346ns 0.225ns 0.346ns 0.346ns 0.225ns 0.225ns 0.228ns 0.225ns 0.228ns } "" } } } 0 0 "%2!c! %3!s! clock skew is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.000 ns + " "Info: + Micro clock to output delay of source is 0.000 ns" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TSU_DELAY" "0.858 ns + " "Info: + Micro setup delay of destination is 0.858 ns" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } } 0 0 "%2!c! Micro setup delay of destination is %1!s!" 0 0 "" 0} { "Info" "ITDB_INVERTED_CLOCK_FOUND" "" "Info: Delay path is controlled by inverted clocks -- if clock duty cycle is 50%, fmax is divided by two" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } } 0 0 "Delay path is controlled by inverted clocks -- if clock duty cycle is 50%, fmax is divided by two" 0 0 "" 0} } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.646 ns" { wover2 wreset2 } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "0.646 ns" { wover2 {} wreset2 {} } { 0.000ns 0.418ns } { 0.000ns 0.228ns } "" } } { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "3.075 ns" { WR Decoder0~414 WideOr1 write2 wreset2 } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "3.075 ns" { WR {} WR~combout {} Decoder0~414 {} WideOr1 {} write2 {} wreset2 {} } { 0.000ns 0.000ns 0.862ns 0.228ns 0.229ns 0.343ns } { 0.000ns 0.857ns 0.053ns 0.053ns 0.225ns 0.225ns } "" } } { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "8.961 ns" { WR Decoder0~415 cmd[6] WideOr7~301 WideOr7~302 cmd2[1]~0 cmd2[4] set2[8]~153 wover2~48 wover2 } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "8.961 ns" { WR {} WR~combout {} Decoder0~415 {} cmd[6] {} WideOr7~301 {} WideOr7~302 {} cmd2[1]~0 {} cmd2[4] {} set2[8]~153 {} wover2~48 {} wover2 {} } { 0.000ns 0.000ns 1.093ns 0.250ns 0.594ns 0.258ns 0.236ns 0.550ns 0.689ns 1.039ns 1.001ns } { 0.000ns 0.857ns 0.346ns 0.225ns 0.346ns 0.346ns 0.225ns 0.225ns 0.228ns 0.225ns 0.228ns } "" } } } 0 0 "Clock "%1!s!" has %8!s! fmax of %6!s! between source %2!s! "%3!s!" and destination %4!s! "%5!s!" (period= %7!s!)" 0 0 "" 0}
- { "Info" "ITDB_FULL_CLOCK_REG_RESULT" "RD register wover2 register wreset2 68.9 MHz 14.514 ns Internal " "Info: Clock "RD" has Internal fmax of 68.9 MHz between source register "wover2" and destination register "wreset2" (period= 14.514 ns)" { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "0.646 ns + Longest register register " "Info: + Longest register to register delay is 0.646 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns wover2 1 REG LCCOMB_X27_Y23_N12 2 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LCCOMB_X27_Y23_N12; Fanout = 2; REG Node = 'wover2'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { wover2 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.418 ns) + CELL(0.228 ns) 0.646 ns wreset2 2 REG LCCOMB_X27_Y23_N30 2 " "Info: 2: + IC(0.418 ns) + CELL(0.228 ns) = 0.646 ns; Loc. = LCCOMB_X27_Y23_N30; Fanout = 2; REG Node = 'wreset2'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.646 ns" { wover2 wreset2 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "0.228 ns ( 35.29 % ) " "Info: Total cell delay = 0.228 ns ( 35.29 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.418 ns ( 64.71 % ) " "Info: Total interconnect delay = 0.418 ns ( 64.71 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.646 ns" { wover2 wreset2 } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "0.646 ns" { wover2 {} wreset2 {} } { 0.000ns 0.418ns } { 0.000ns 0.228ns } "" } } } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_SKEW_RESULT" "-5.753 ns - Smallest " "Info: - Smallest clock skew is -5.753 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "RD destination 3.236 ns + Shortest register " "Info: + Shortest clock path from clock "RD" to destination register is 3.236 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.809 ns) 0.809 ns RD 1 CLK PIN_C9 7 " "Info: 1: + IC(0.000 ns) + CELL(0.809 ns) = 0.809 ns; Loc. = PIN_C9; Fanout = 7; CLK Node = 'RD'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { RD } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 3 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.899 ns) + CELL(0.225 ns) 1.933 ns Decoder0~414 2 COMB LCCOMB_X26_Y23_N20 5 " "Info: 2: + IC(0.899 ns) + CELL(0.225 ns) = 1.933 ns; Loc. = LCCOMB_X26_Y23_N20; Fanout = 5; COMB Node = 'Decoder0~414'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.124 ns" { RD Decoder0~414 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 98 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.228 ns) + CELL(0.053 ns) 2.214 ns WideOr1 3 COMB LCCOMB_X26_Y23_N18 1 " "Info: 3: + IC(0.228 ns) + CELL(0.053 ns) = 2.214 ns; Loc. = LCCOMB_X26_Y23_N18; Fanout = 1; COMB Node = 'WideOr1'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.281 ns" { Decoder0~414 WideOr1 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 98 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.229 ns) + CELL(0.225 ns) 2.668 ns write2 4 REG LCCOMB_X26_Y23_N8 10 " "Info: 4: + IC(0.229 ns) + CELL(0.225 ns) = 2.668 ns; Loc. = LCCOMB_X26_Y23_N8; Fanout = 10; REG Node = 'write2'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.454 ns" { WideOr1 write2 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 20 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.343 ns) + CELL(0.225 ns) 3.236 ns wreset2 5 REG LCCOMB_X27_Y23_N30 2 " "Info: 5: + IC(0.343 ns) + CELL(0.225 ns) = 3.236 ns; Loc. = LCCOMB_X27_Y23_N30; Fanout = 2; REG Node = 'wreset2'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.568 ns" { write2 wreset2 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.537 ns ( 47.50 % ) " "Info: Total cell delay = 1.537 ns ( 47.50 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.699 ns ( 52.50 % ) " "Info: Total interconnect delay = 1.699 ns ( 52.50 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "3.236 ns" { RD Decoder0~414 WideOr1 write2 wreset2 } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "3.236 ns" { RD {} RD~combout {} Decoder0~414 {} WideOr1 {} write2 {} wreset2 {} } { 0.000ns 0.000ns 0.899ns 0.228ns 0.229ns 0.343ns } { 0.000ns 0.809ns 0.225ns 0.053ns 0.225ns 0.225ns } "" } } } 0 0 "%4!c! %5!s! clock path from clock "%1!s!" to %2!s! %6!s! is %3!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "RD source 8.989 ns - Longest register " "Info: - Longest clock path from clock "RD" to source register is 8.989 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.809 ns) 0.809 ns RD 1 CLK PIN_C9 7 " "Info: 1: + IC(0.000 ns) + CELL(0.809 ns) = 0.809 ns; Loc. = PIN_C9; Fanout = 7; CLK Node = 'RD'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { RD } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 3 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.149 ns) + CELL(0.366 ns) 2.324 ns Decoder0~415 2 COMB LCCOMB_X26_Y20_N18 9 " "Info: 2: + IC(1.149 ns) + CELL(0.366 ns) = 2.324 ns; Loc. = LCCOMB_X26_Y20_N18; Fanout = 9; COMB Node = 'Decoder0~415'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.515 ns" { RD Decoder0~415 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 98 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.250 ns) + CELL(0.225 ns) 2.799 ns cmd[6] 3 REG LCCOMB_X26_Y20_N22 20 " "Info: 3: + IC(0.250 ns) + CELL(0.225 ns) = 2.799 ns; Loc. = LCCOMB_X26_Y20_N22; Fanout = 20; REG Node = 'cmd[6]'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.475 ns" { Decoder0~415 cmd[6] } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 96 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.594 ns) + CELL(0.346 ns) 3.739 ns WideOr7~301 4 COMB LCCOMB_X27_Y20_N22 1 " "Info: 4: + IC(0.594 ns) + CELL(0.346 ns) = 3.739 ns; Loc. = LCCOMB_X27_Y20_N22; Fanout = 1; COMB Node = 'WideOr7~301'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.940 ns" { cmd[6] WideOr7~301 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 144 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.258 ns) + CELL(0.346 ns) 4.343 ns WideOr7~302 5 COMB LCCOMB_X27_Y20_N2 4 " "Info: 5: + IC(0.258 ns) + CELL(0.346 ns) = 4.343 ns; Loc. = LCCOMB_X27_Y20_N2; Fanout = 4; COMB Node = 'WideOr7~302'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.604 ns" { WideOr7~301 WideOr7~302 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 144 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.236 ns) + CELL(0.225 ns) 4.804 ns cmd2[1]~0 6 COMB LCCOMB_X27_Y20_N20 5 " "Info: 6: + IC(0.236 ns) + CELL(0.225 ns) = 4.804 ns; Loc. = LCCOMB_X27_Y20_N20; Fanout = 5; COMB Node = 'cmd2[1]~0'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.461 ns" { WideOr7~302 cmd2[1]~0 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.550 ns) + CELL(0.225 ns) 5.579 ns cmd2[4] 7 REG LCCOMB_X27_Y19_N28 5 " "Info: 7: + IC(0.550 ns) + CELL(0.225 ns) = 5.579 ns; Loc. = LCCOMB_X27_Y19_N28; Fanout = 5; REG Node = 'cmd2[4]'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.775 ns" { cmd2[1]~0 cmd2[4] } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.689 ns) + CELL(0.228 ns) 6.496 ns set2[8]~153 8 COMB LCCOMB_X27_Y23_N8 2 " "Info: 8: + IC(0.689 ns) + CELL(0.228 ns) = 6.496 ns; Loc. = LCCOMB_X27_Y23_N8; Fanout = 2; COMB Node = 'set2[8]~153'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.917 ns" { cmd2[4] set2[8]~153 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.039 ns) + CELL(0.225 ns) 7.760 ns wover2~48 9 COMB LCCOMB_X27_Y23_N14 1 " "Info: 9: + IC(1.039 ns) + CELL(0.225 ns) = 7.760 ns; Loc. = LCCOMB_X27_Y23_N14; Fanout = 1; COMB Node = 'wover2~48'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.264 ns" { set2[8]~153 wover2~48 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.001 ns) + CELL(0.228 ns) 8.989 ns wover2 10 REG LCCOMB_X27_Y23_N12 2 " "Info: 10: + IC(1.001 ns) + CELL(0.228 ns) = 8.989 ns; Loc. = LCCOMB_X27_Y23_N12; Fanout = 2; REG Node = 'wover2'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.229 ns" { wover2~48 wover2 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "3.223 ns ( 35.85 % ) " "Info: Total cell delay = 3.223 ns ( 35.85 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "5.766 ns ( 64.15 % ) " "Info: Total interconnect delay = 5.766 ns ( 64.15 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "8.989 ns" { RD Decoder0~415 cmd[6] WideOr7~301 WideOr7~302 cmd2[1]~0 cmd2[4] set2[8]~153 wover2~48 wover2 } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "8.989 ns" { RD {} RD~combout {} Decoder0~415 {} cmd[6] {} WideOr7~301 {} WideOr7~302 {} cmd2[1]~0 {} cmd2[4] {} set2[8]~153 {} wover2~48 {} wover2 {} } { 0.000ns 0.000ns 1.149ns 0.250ns 0.594ns 0.258ns 0.236ns 0.550ns 0.689ns 1.039ns 1.001ns } { 0.000ns 0.809ns 0.366ns 0.225ns 0.346ns 0.346ns 0.225ns 0.225ns 0.228ns 0.225ns 0.228ns } "" } } } 0 0 "%4!c! %5!s! clock path from clock "%1!s!" to %2!s! %6!s! is %3!s!" 0 0 "" 0} } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "3.236 ns" { RD Decoder0~414 WideOr1 write2 wreset2 } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "3.236 ns" { RD {} RD~combout {} Decoder0~414 {} WideOr1 {} write2 {} wreset2 {} } { 0.000ns 0.000ns 0.899ns 0.228ns 0.229ns 0.343ns } { 0.000ns 0.809ns 0.225ns 0.053ns 0.225ns 0.225ns } "" } } { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "8.989 ns" { RD Decoder0~415 cmd[6] WideOr7~301 WideOr7~302 cmd2[1]~0 cmd2[4] set2[8]~153 wover2~48 wover2 } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "8.989 ns" { RD {} RD~combout {} Decoder0~415 {} cmd[6] {} WideOr7~301 {} WideOr7~302 {} cmd2[1]~0 {} cmd2[4] {} set2[8]~153 {} wover2~48 {} wover2 {} } { 0.000ns 0.000ns 1.149ns 0.250ns 0.594ns 0.258ns 0.236ns 0.550ns 0.689ns 1.039ns 1.001ns } { 0.000ns 0.809ns 0.366ns 0.225ns 0.346ns 0.346ns 0.225ns 0.225ns 0.228ns 0.225ns 0.228ns } "" } } } 0 0 "%2!c! %3!s! clock skew is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.000 ns + " "Info: + Micro clock to output delay of source is 0.000 ns" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TSU_DELAY" "0.858 ns + " "Info: + Micro setup delay of destination is 0.858 ns" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } } 0 0 "%2!c! Micro setup delay of destination is %1!s!" 0 0 "" 0} { "Info" "ITDB_INVERTED_CLOCK_FOUND" "" "Info: Delay path is controlled by inverted clocks -- if clock duty cycle is 50%, fmax is divided by two" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } } 0 0 "Delay path is controlled by inverted clocks -- if clock duty cycle is 50%, fmax is divided by two" 0 0 "" 0} } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.646 ns" { wover2 wreset2 } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "0.646 ns" { wover2 {} wreset2 {} } { 0.000ns 0.418ns } { 0.000ns 0.228ns } "" } } { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "3.236 ns" { RD Decoder0~414 WideOr1 write2 wreset2 } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "3.236 ns" { RD {} RD~combout {} Decoder0~414 {} WideOr1 {} write2 {} wreset2 {} } { 0.000ns 0.000ns 0.899ns 0.228ns 0.229ns 0.343ns } { 0.000ns 0.809ns 0.225ns 0.053ns 0.225ns 0.225ns } "" } } { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "8.989 ns" { RD Decoder0~415 cmd[6] WideOr7~301 WideOr7~302 cmd2[1]~0 cmd2[4] set2[8]~153 wover2~48 wover2 } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "8.989 ns" { RD {} RD~combout {} Decoder0~415 {} cmd[6] {} WideOr7~301 {} WideOr7~302 {} cmd2[1]~0 {} cmd2[4] {} set2[8]~153 {} wover2~48 {} wover2 {} } { 0.000ns 0.000ns 1.149ns 0.250ns 0.594ns 0.258ns 0.236ns 0.550ns 0.689ns 1.039ns 1.001ns } { 0.000ns 0.809ns 0.366ns 0.225ns 0.346ns 0.346ns 0.225ns 0.225ns 0.228ns 0.225ns 0.228ns } "" } } } 0 0 "Clock "%1!s!" has %8!s! fmax of %6!s! between source %2!s! "%3!s!" and destination %4!s! "%5!s!" (period= %7!s!)" 0 0 "" 0}
- { "Info" "ITDB_FULL_CLOCK_REG_RESULT" "A1 register wover2 register wreset2 73.34 MHz 13.636 ns Internal " "Info: Clock "A1" has Internal fmax of 73.34 MHz between source register "wover2" and destination register "wreset2" (period= 13.636 ns)" { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "0.646 ns + Longest register register " "Info: + Longest register to register delay is 0.646 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns wover2 1 REG LCCOMB_X27_Y23_N12 2 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LCCOMB_X27_Y23_N12; Fanout = 2; REG Node = 'wover2'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { wover2 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.418 ns) + CELL(0.228 ns) 0.646 ns wreset2 2 REG LCCOMB_X27_Y23_N30 2 " "Info: 2: + IC(0.418 ns) + CELL(0.228 ns) = 0.646 ns; Loc. = LCCOMB_X27_Y23_N30; Fanout = 2; REG Node = 'wreset2'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.646 ns" { wover2 wreset2 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "0.228 ns ( 35.29 % ) " "Info: Total cell delay = 0.228 ns ( 35.29 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.418 ns ( 64.71 % ) " "Info: Total interconnect delay = 0.418 ns ( 64.71 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.646 ns" { wover2 wreset2 } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "0.646 ns" { wover2 {} wreset2 {} } { 0.000ns 0.418ns } { 0.000ns 0.228ns } "" } } } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_SKEW_RESULT" "-5.314 ns - Smallest " "Info: - Smallest clock skew is -5.314 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "A1 destination 3.247 ns + Shortest register " "Info: + Shortest clock path from clock "A1" to destination register is 3.247 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.772 ns) 0.772 ns A1 1 CLK PIN_B10 7 " "Info: 1: + IC(0.000 ns) + CELL(0.772 ns) = 0.772 ns; Loc. = PIN_B10; Fanout = 7; CLK Node = 'A1'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { A1 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 4 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.938 ns) + CELL(0.053 ns) 1.763 ns Decoder0~412 2 COMB LCCOMB_X26_Y23_N12 5 " "Info: 2: + IC(0.938 ns) + CELL(0.053 ns) = 1.763 ns; Loc. = LCCOMB_X26_Y23_N12; Fanout = 5; COMB Node = 'Decoder0~412'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.991 ns" { A1 Decoder0~412 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 98 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.237 ns) + CELL(0.225 ns) 2.225 ns WideOr1 3 COMB LCCOMB_X26_Y23_N18 1 " "Info: 3: + IC(0.237 ns) + CELL(0.225 ns) = 2.225 ns; Loc. = LCCOMB_X26_Y23_N18; Fanout = 1; COMB Node = 'WideOr1'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.462 ns" { Decoder0~412 WideOr1 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 98 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.229 ns) + CELL(0.225 ns) 2.679 ns write2 4 REG LCCOMB_X26_Y23_N8 10 " "Info: 4: + IC(0.229 ns) + CELL(0.225 ns) = 2.679 ns; Loc. = LCCOMB_X26_Y23_N8; Fanout = 10; REG Node = 'write2'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.454 ns" { WideOr1 write2 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 20 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.343 ns) + CELL(0.225 ns) 3.247 ns wreset2 5 REG LCCOMB_X27_Y23_N30 2 " "Info: 5: + IC(0.343 ns) + CELL(0.225 ns) = 3.247 ns; Loc. = LCCOMB_X27_Y23_N30; Fanout = 2; REG Node = 'wreset2'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.568 ns" { write2 wreset2 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.500 ns ( 46.20 % ) " "Info: Total cell delay = 1.500 ns ( 46.20 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.747 ns ( 53.80 % ) " "Info: Total interconnect delay = 1.747 ns ( 53.80 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "3.247 ns" { A1 Decoder0~412 WideOr1 write2 wreset2 } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "3.247 ns" { A1 {} A1~combout {} Decoder0~412 {} WideOr1 {} write2 {} wreset2 {} } { 0.000ns 0.000ns 0.938ns 0.237ns 0.229ns 0.343ns } { 0.000ns 0.772ns 0.053ns 0.225ns 0.225ns 0.225ns } "" } } } 0 0 "%4!c! %5!s! clock path from clock "%1!s!" to %2!s! %6!s! is %3!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "A1 source 8.561 ns - Longest register " "Info: - Longest clock path from clock "A1" to source register is 8.561 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.772 ns) 0.772 ns A1 1 CLK PIN_B10 7 " "Info: 1: + IC(0.000 ns) + CELL(0.772 ns) = 0.772 ns; Loc. = PIN_B10; Fanout = 7; CLK Node = 'A1'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { A1 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 4 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.071 ns) + CELL(0.053 ns) 1.896 ns Decoder0~415 2 COMB LCCOMB_X26_Y20_N18 9 " "Info: 2: + IC(1.071 ns) + CELL(0.053 ns) = 1.896 ns; Loc. = LCCOMB_X26_Y20_N18; Fanout = 9; COMB Node = 'Decoder0~415'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.124 ns" { A1 Decoder0~415 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 98 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.250 ns) + CELL(0.225 ns) 2.371 ns cmd[6] 3 REG LCCOMB_X26_Y20_N22 20 " "Info: 3: + IC(0.250 ns) + CELL(0.225 ns) = 2.371 ns; Loc. = LCCOMB_X26_Y20_N22; Fanout = 20; REG Node = 'cmd[6]'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.475 ns" { Decoder0~415 cmd[6] } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 96 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.594 ns) + CELL(0.346 ns) 3.311 ns WideOr7~301 4 COMB LCCOMB_X27_Y20_N22 1 " "Info: 4: + IC(0.594 ns) + CELL(0.346 ns) = 3.311 ns; Loc. = LCCOMB_X27_Y20_N22; Fanout = 1; COMB Node = 'WideOr7~301'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.940 ns" { cmd[6] WideOr7~301 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 144 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.258 ns) + CELL(0.346 ns) 3.915 ns WideOr7~302 5 COMB LCCOMB_X27_Y20_N2 4 " "Info: 5: + IC(0.258 ns) + CELL(0.346 ns) = 3.915 ns; Loc. = LCCOMB_X27_Y20_N2; Fanout = 4; COMB Node = 'WideOr7~302'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.604 ns" { WideOr7~301 WideOr7~302 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 144 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.236 ns) + CELL(0.225 ns) 4.376 ns cmd2[1]~0 6 COMB LCCOMB_X27_Y20_N20 5 " "Info: 6: + IC(0.236 ns) + CELL(0.225 ns) = 4.376 ns; Loc. = LCCOMB_X27_Y20_N20; Fanout = 5; COMB Node = 'cmd2[1]~0'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.461 ns" { WideOr7~302 cmd2[1]~0 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.550 ns) + CELL(0.225 ns) 5.151 ns cmd2[4] 7 REG LCCOMB_X27_Y19_N28 5 " "Info: 7: + IC(0.550 ns) + CELL(0.225 ns) = 5.151 ns; Loc. = LCCOMB_X27_Y19_N28; Fanout = 5; REG Node = 'cmd2[4]'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.775 ns" { cmd2[1]~0 cmd2[4] } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.689 ns) + CELL(0.228 ns) 6.068 ns set2[8]~153 8 COMB LCCOMB_X27_Y23_N8 2 " "Info: 8: + IC(0.689 ns) + CELL(0.228 ns) = 6.068 ns; Loc. = LCCOMB_X27_Y23_N8; Fanout = 2; COMB Node = 'set2[8]~153'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.917 ns" { cmd2[4] set2[8]~153 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.039 ns) + CELL(0.225 ns) 7.332 ns wover2~48 9 COMB LCCOMB_X27_Y23_N14 1 " "Info: 9: + IC(1.039 ns) + CELL(0.225 ns) = 7.332 ns; Loc. = LCCOMB_X27_Y23_N14; Fanout = 1; COMB Node = 'wover2~48'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.264 ns" { set2[8]~153 wover2~48 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.001 ns) + CELL(0.228 ns) 8.561 ns wover2 10 REG LCCOMB_X27_Y23_N12 2 " "Info: 10: + IC(1.001 ns) + CELL(0.228 ns) = 8.561 ns; Loc. = LCCOMB_X27_Y23_N12; Fanout = 2; REG Node = 'wover2'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.229 ns" { wover2~48 wover2 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.873 ns ( 33.56 % ) " "Info: Total cell delay = 2.873 ns ( 33.56 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "5.688 ns ( 66.44 % ) " "Info: Total interconnect delay = 5.688 ns ( 66.44 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "8.561 ns" { A1 Decoder0~415 cmd[6] WideOr7~301 WideOr7~302 cmd2[1]~0 cmd2[4] set2[8]~153 wover2~48 wover2 } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "8.561 ns" { A1 {} A1~combout {} Decoder0~415 {} cmd[6] {} WideOr7~301 {} WideOr7~302 {} cmd2[1]~0 {} cmd2[4] {} set2[8]~153 {} wover2~48 {} wover2 {} } { 0.000ns 0.000ns 1.071ns 0.250ns 0.594ns 0.258ns 0.236ns 0.550ns 0.689ns 1.039ns 1.001ns } { 0.000ns 0.772ns 0.053ns 0.225ns 0.346ns 0.346ns 0.225ns 0.225ns 0.228ns 0.225ns 0.228ns } "" } } } 0 0 "%4!c! %5!s! clock path from clock "%1!s!" to %2!s! %6!s! is %3!s!" 0 0 "" 0} } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "3.247 ns" { A1 Decoder0~412 WideOr1 write2 wreset2 } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "3.247 ns" { A1 {} A1~combout {} Decoder0~412 {} WideOr1 {} write2 {} wreset2 {} } { 0.000ns 0.000ns 0.938ns 0.237ns 0.229ns 0.343ns } { 0.000ns 0.772ns 0.053ns 0.225ns 0.225ns 0.225ns } "" } } { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "8.561 ns" { A1 Decoder0~415 cmd[6] WideOr7~301 WideOr7~302 cmd2[1]~0 cmd2[4] set2[8]~153 wover2~48 wover2 } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "8.561 ns" { A1 {} A1~combout {} Decoder0~415 {} cmd[6] {} WideOr7~301 {} WideOr7~302 {} cmd2[1]~0 {} cmd2[4] {} set2[8]~153 {} wover2~48 {} wover2 {} } { 0.000ns 0.000ns 1.071ns 0.250ns 0.594ns 0.258ns 0.236ns 0.550ns 0.689ns 1.039ns 1.001ns } { 0.000ns 0.772ns 0.053ns 0.225ns 0.346ns 0.346ns 0.225ns 0.225ns 0.228ns 0.225ns 0.228ns } "" } } } 0 0 "%2!c! %3!s! clock skew is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.000 ns + " "Info: + Micro clock to output delay of source is 0.000 ns" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TSU_DELAY" "0.858 ns + " "Info: + Micro setup delay of destination is 0.858 ns" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } } 0 0 "%2!c! Micro setup delay of destination is %1!s!" 0 0 "" 0} { "Info" "ITDB_INVERTED_CLOCK_FOUND" "" "Info: Delay path is controlled by inverted clocks -- if clock duty cycle is 50%, fmax is divided by two" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } } 0 0 "Delay path is controlled by inverted clocks -- if clock duty cycle is 50%, fmax is divided by two" 0 0 "" 0} } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.646 ns" { wover2 wreset2 } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "0.646 ns" { wover2 {} wreset2 {} } { 0.000ns 0.418ns } { 0.000ns 0.228ns } "" } } { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "3.247 ns" { A1 Decoder0~412 WideOr1 write2 wreset2 } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "3.247 ns" { A1 {} A1~combout {} Decoder0~412 {} WideOr1 {} write2 {} wreset2 {} } { 0.000ns 0.000ns 0.938ns 0.237ns 0.229ns 0.343ns } { 0.000ns 0.772ns 0.053ns 0.225ns 0.225ns 0.225ns } "" } } { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "8.561 ns" { A1 Decoder0~415 cmd[6] WideOr7~301 WideOr7~302 cmd2[1]~0 cmd2[4] set2[8]~153 wover2~48 wover2 } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "8.561 ns" { A1 {} A1~combout {} Decoder0~415 {} cmd[6] {} WideOr7~301 {} WideOr7~302 {} cmd2[1]~0 {} cmd2[4] {} set2[8]~153 {} wover2~48 {} wover2 {} } { 0.000ns 0.000ns 1.071ns 0.250ns 0.594ns 0.258ns 0.236ns 0.550ns 0.689ns 1.039ns 1.001ns } { 0.000ns 0.772ns 0.053ns 0.225ns 0.346ns 0.346ns 0.225ns 0.225ns 0.228ns 0.225ns 0.228ns } "" } } } 0 0 "Clock "%1!s!" has %8!s! fmax of %6!s! between source %2!s! "%3!s!" and destination %4!s! "%5!s!" (period= %7!s!)" 0 0 "" 0}
- { "Info" "ITDB_FULL_CLOCK_REG_RESULT" "A0 register wover2 register wreset2 71.92 MHz 13.904 ns Internal " "Info: Clock "A0" has Internal fmax of 71.92 MHz between source register "wover2" and destination register "wreset2" (period= 13.904 ns)" { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "0.646 ns + Longest register register " "Info: + Longest register to register delay is 0.646 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns wover2 1 REG LCCOMB_X27_Y23_N12 2 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LCCOMB_X27_Y23_N12; Fanout = 2; REG Node = 'wover2'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { wover2 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.418 ns) + CELL(0.228 ns) 0.646 ns wreset2 2 REG LCCOMB_X27_Y23_N30 2 " "Info: 2: + IC(0.418 ns) + CELL(0.228 ns) = 0.646 ns; Loc. = LCCOMB_X27_Y23_N30; Fanout = 2; REG Node = 'wreset2'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.646 ns" { wover2 wreset2 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "0.228 ns ( 35.29 % ) " "Info: Total cell delay = 0.228 ns ( 35.29 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.418 ns ( 64.71 % ) " "Info: Total interconnect delay = 0.418 ns ( 64.71 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.646 ns" { wover2 wreset2 } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "0.646 ns" { wover2 {} wreset2 {} } { 0.000ns 0.418ns } { 0.000ns 0.228ns } "" } } } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_SKEW_RESULT" "-5.448 ns - Smallest " "Info: - Smallest clock skew is -5.448 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "A0 destination 3.418 ns + Shortest register " "Info: + Shortest clock path from clock "A0" to destination register is 3.418 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.809 ns) 0.809 ns A0 1 CLK PIN_B9 7 " "Info: 1: + IC(0.000 ns) + CELL(0.809 ns) = 0.809 ns; Loc. = PIN_B9; Fanout = 7; CLK Node = 'A0'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { A0 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 4 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.960 ns) + CELL(0.346 ns) 2.115 ns Decoder0~414 2 COMB LCCOMB_X26_Y23_N20 5 " "Info: 2: + IC(0.960 ns) + CELL(0.346 ns) = 2.115 ns; Loc. = LCCOMB_X26_Y23_N20; Fanout = 5; COMB Node = 'Decoder0~414'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.306 ns" { A0 Decoder0~414 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 98 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.228 ns) + CELL(0.053 ns) 2.396 ns WideOr1 3 COMB LCCOMB_X26_Y23_N18 1 " "Info: 3: + IC(0.228 ns) + CELL(0.053 ns) = 2.396 ns; Loc. = LCCOMB_X26_Y23_N18; Fanout = 1; COMB Node = 'WideOr1'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.281 ns" { Decoder0~414 WideOr1 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 98 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.229 ns) + CELL(0.225 ns) 2.850 ns write2 4 REG LCCOMB_X26_Y23_N8 10 " "Info: 4: + IC(0.229 ns) + CELL(0.225 ns) = 2.850 ns; Loc. = LCCOMB_X26_Y23_N8; Fanout = 10; REG Node = 'write2'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.454 ns" { WideOr1 write2 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 20 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.343 ns) + CELL(0.225 ns) 3.418 ns wreset2 5 REG LCCOMB_X27_Y23_N30 2 " "Info: 5: + IC(0.343 ns) + CELL(0.225 ns) = 3.418 ns; Loc. = LCCOMB_X27_Y23_N30; Fanout = 2; REG Node = 'wreset2'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.568 ns" { write2 wreset2 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.658 ns ( 48.51 % ) " "Info: Total cell delay = 1.658 ns ( 48.51 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.760 ns ( 51.49 % ) " "Info: Total interconnect delay = 1.760 ns ( 51.49 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "3.418 ns" { A0 Decoder0~414 WideOr1 write2 wreset2 } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "3.418 ns" { A0 {} A0~combout {} Decoder0~414 {} WideOr1 {} write2 {} wreset2 {} } { 0.000ns 0.000ns 0.960ns 0.228ns 0.229ns 0.343ns } { 0.000ns 0.809ns 0.346ns 0.053ns 0.225ns 0.225ns } "" } } } 0 0 "%4!c! %5!s! clock path from clock "%1!s!" to %2!s! %6!s! is %3!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "A0 source 8.866 ns - Longest register " "Info: - Longest clock path from clock "A0" to source register is 8.866 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.809 ns) 0.809 ns A0 1 CLK PIN_B9 7 " "Info: 1: + IC(0.000 ns) + CELL(0.809 ns) = 0.809 ns; Loc. = PIN_B9; Fanout = 7; CLK Node = 'A0'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { A0 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 4 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.167 ns) + CELL(0.225 ns) 2.201 ns Decoder0~415 2 COMB LCCOMB_X26_Y20_N18 9 " "Info: 2: + IC(1.167 ns) + CELL(0.225 ns) = 2.201 ns; Loc. = LCCOMB_X26_Y20_N18; Fanout = 9; COMB Node = 'Decoder0~415'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.392 ns" { A0 Decoder0~415 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 98 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.250 ns) + CELL(0.225 ns) 2.676 ns cmd[6] 3 REG LCCOMB_X26_Y20_N22 20 " "Info: 3: + IC(0.250 ns) + CELL(0.225 ns) = 2.676 ns; Loc. = LCCOMB_X26_Y20_N22; Fanout = 20; REG Node = 'cmd[6]'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.475 ns" { Decoder0~415 cmd[6] } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 96 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.594 ns) + CELL(0.346 ns) 3.616 ns WideOr7~301 4 COMB LCCOMB_X27_Y20_N22 1 " "Info: 4: + IC(0.594 ns) + CELL(0.346 ns) = 3.616 ns; Loc. = LCCOMB_X27_Y20_N22; Fanout = 1; COMB Node = 'WideOr7~301'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.940 ns" { cmd[6] WideOr7~301 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 144 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.258 ns) + CELL(0.346 ns) 4.220 ns WideOr7~302 5 COMB LCCOMB_X27_Y20_N2 4 " "Info: 5: + IC(0.258 ns) + CELL(0.346 ns) = 4.220 ns; Loc. = LCCOMB_X27_Y20_N2; Fanout = 4; COMB Node = 'WideOr7~302'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.604 ns" { WideOr7~301 WideOr7~302 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 144 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.236 ns) + CELL(0.225 ns) 4.681 ns cmd2[1]~0 6 COMB LCCOMB_X27_Y20_N20 5 " "Info: 6: + IC(0.236 ns) + CELL(0.225 ns) = 4.681 ns; Loc. = LCCOMB_X27_Y20_N20; Fanout = 5; COMB Node = 'cmd2[1]~0'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.461 ns" { WideOr7~302 cmd2[1]~0 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.550 ns) + CELL(0.225 ns) 5.456 ns cmd2[4] 7 REG LCCOMB_X27_Y19_N28 5 " "Info: 7: + IC(0.550 ns) + CELL(0.225 ns) = 5.456 ns; Loc. = LCCOMB_X27_Y19_N28; Fanout = 5; REG Node = 'cmd2[4]'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.775 ns" { cmd2[1]~0 cmd2[4] } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.689 ns) + CELL(0.228 ns) 6.373 ns set2[8]~153 8 COMB LCCOMB_X27_Y23_N8 2 " "Info: 8: + IC(0.689 ns) + CELL(0.228 ns) = 6.373 ns; Loc. = LCCOMB_X27_Y23_N8; Fanout = 2; COMB Node = 'set2[8]~153'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.917 ns" { cmd2[4] set2[8]~153 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.039 ns) + CELL(0.225 ns) 7.637 ns wover2~48 9 COMB LCCOMB_X27_Y23_N14 1 " "Info: 9: + IC(1.039 ns) + CELL(0.225 ns) = 7.637 ns; Loc. = LCCOMB_X27_Y23_N14; Fanout = 1; COMB Node = 'wover2~48'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.264 ns" { set2[8]~153 wover2~48 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.001 ns) + CELL(0.228 ns) 8.866 ns wover2 10 REG LCCOMB_X27_Y23_N12 2 " "Info: 10: + IC(1.001 ns) + CELL(0.228 ns) = 8.866 ns; Loc. = LCCOMB_X27_Y23_N12; Fanout = 2; REG Node = 'wover2'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.229 ns" { wover2~48 wover2 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "3.082 ns ( 34.76 % ) " "Info: Total cell delay = 3.082 ns ( 34.76 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "5.784 ns ( 65.24 % ) " "Info: Total interconnect delay = 5.784 ns ( 65.24 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "8.866 ns" { A0 Decoder0~415 cmd[6] WideOr7~301 WideOr7~302 cmd2[1]~0 cmd2[4] set2[8]~153 wover2~48 wover2 } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "8.866 ns" { A0 {} A0~combout {} Decoder0~415 {} cmd[6] {} WideOr7~301 {} WideOr7~302 {} cmd2[1]~0 {} cmd2[4] {} set2[8]~153 {} wover2~48 {} wover2 {} } { 0.000ns 0.000ns 1.167ns 0.250ns 0.594ns 0.258ns 0.236ns 0.550ns 0.689ns 1.039ns 1.001ns } { 0.000ns 0.809ns 0.225ns 0.225ns 0.346ns 0.346ns 0.225ns 0.225ns 0.228ns 0.225ns 0.228ns } "" } } } 0 0 "%4!c! %5!s! clock path from clock "%1!s!" to %2!s! %6!s! is %3!s!" 0 0 "" 0} } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "3.418 ns" { A0 Decoder0~414 WideOr1 write2 wreset2 } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "3.418 ns" { A0 {} A0~combout {} Decoder0~414 {} WideOr1 {} write2 {} wreset2 {} } { 0.000ns 0.000ns 0.960ns 0.228ns 0.229ns 0.343ns } { 0.000ns 0.809ns 0.346ns 0.053ns 0.225ns 0.225ns } "" } } { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "8.866 ns" { A0 Decoder0~415 cmd[6] WideOr7~301 WideOr7~302 cmd2[1]~0 cmd2[4] set2[8]~153 wover2~48 wover2 } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "8.866 ns" { A0 {} A0~combout {} Decoder0~415 {} cmd[6] {} WideOr7~301 {} WideOr7~302 {} cmd2[1]~0 {} cmd2[4] {} set2[8]~153 {} wover2~48 {} wover2 {} } { 0.000ns 0.000ns 1.167ns 0.250ns 0.594ns 0.258ns 0.236ns 0.550ns 0.689ns 1.039ns 1.001ns } { 0.000ns 0.809ns 0.225ns 0.225ns 0.346ns 0.346ns 0.225ns 0.225ns 0.228ns 0.225ns 0.228ns } "" } } } 0 0 "%2!c! %3!s! clock skew is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.000 ns + " "Info: + Micro clock to output delay of source is 0.000 ns" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TSU_DELAY" "0.858 ns + " "Info: + Micro setup delay of destination is 0.858 ns" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } } 0 0 "%2!c! Micro setup delay of destination is %1!s!" 0 0 "" 0} { "Info" "ITDB_INVERTED_CLOCK_FOUND" "" "Info: Delay path is controlled by inverted clocks -- if clock duty cycle is 50%, fmax is divided by two" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } } 0 0 "Delay path is controlled by inverted clocks -- if clock duty cycle is 50%, fmax is divided by two" 0 0 "" 0} } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.646 ns" { wover2 wreset2 } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "0.646 ns" { wover2 {} wreset2 {} } { 0.000ns 0.418ns } { 0.000ns 0.228ns } "" } } { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "3.418 ns" { A0 Decoder0~414 WideOr1 write2 wreset2 } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "3.418 ns" { A0 {} A0~combout {} Decoder0~414 {} WideOr1 {} write2 {} wreset2 {} } { 0.000ns 0.000ns 0.960ns 0.228ns 0.229ns 0.343ns } { 0.000ns 0.809ns 0.346ns 0.053ns 0.225ns 0.225ns } "" } } { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "8.866 ns" { A0 Decoder0~415 cmd[6] WideOr7~301 WideOr7~302 cmd2[1]~0 cmd2[4] set2[8]~153 wover2~48 wover2 } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "8.866 ns" { A0 {} A0~combout {} Decoder0~415 {} cmd[6] {} WideOr7~301 {} WideOr7~302 {} cmd2[1]~0 {} cmd2[4] {} set2[8]~153 {} wover2~48 {} wover2 {} } { 0.000ns 0.000ns 1.167ns 0.250ns 0.594ns 0.258ns 0.236ns 0.550ns 0.689ns 1.039ns 1.001ns } { 0.000ns 0.809ns 0.225ns 0.225ns 0.346ns 0.346ns 0.225ns 0.225ns 0.228ns 0.225ns 0.228ns } "" } } } 0 0 "Clock "%1!s!" has %8!s! fmax of %6!s! between source %2!s! "%3!s!" and destination %4!s! "%5!s!" (period= %7!s!)" 0 0 "" 0}