prev_cmp_I8253f.tan.qmsg
资源名称:8253.rar [点击查看]
上传用户:xuqufe
上传日期:2022-08-10
资源大小:2378k
文件大小:359k
源码类别:
VHDL/FPGA/Verilog
开发平台:
VHDL
- { "Info" "ITDB_FULL_NEGATIVE_HOLD_RESULT" "cmd1[5] set1[9] A1 4.817 ns " "Info: Found hold time violation between source pin or register "cmd1[5]" and destination pin or register "set1[9]" for clock "A1" (Hold time is 4.817 ns)" { { "Info" "ITDB_FULL_CLOCK_SKEW_RESULT" "6.166 ns + Largest " "Info: + Largest clock skew is 6.166 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "A1 destination 9.310 ns + Longest register " "Info: + Longest clock path from clock "A1" to destination register is 9.310 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.772 ns) 0.772 ns A1 1 CLK PIN_B10 7 " "Info: 1: + IC(0.000 ns) + CELL(0.772 ns) = 0.772 ns; Loc. = PIN_B10; Fanout = 7; CLK Node = 'A1'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { A1 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 4 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.071 ns) + CELL(0.053 ns) 1.896 ns Decoder0~415 2 COMB LCCOMB_X26_Y20_N18 9 " "Info: 2: + IC(1.071 ns) + CELL(0.053 ns) = 1.896 ns; Loc. = LCCOMB_X26_Y20_N18; Fanout = 9; COMB Node = 'Decoder0~415'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.124 ns" { A1 Decoder0~415 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 98 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.665 ns) + CELL(0.228 ns) 2.789 ns WideOr1~33 3 COMB LCCOMB_X26_Y23_N22 5 " "Info: 3: + IC(0.665 ns) + CELL(0.228 ns) = 2.789 ns; Loc. = LCCOMB_X26_Y23_N22; Fanout = 5; COMB Node = 'WideOr1~33'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.893 ns" { Decoder0~415 WideOr1~33 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 98 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.242 ns) + CELL(0.225 ns) 3.256 ns WideOr0 4 COMB LCCOMB_X26_Y23_N24 1 " "Info: 4: + IC(0.242 ns) + CELL(0.225 ns) = 3.256 ns; Loc. = LCCOMB_X26_Y23_N24; Fanout = 1; COMB Node = 'WideOr0'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.467 ns" { WideOr1~33 WideOr0 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 98 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.225 ns) + CELL(0.225 ns) 3.706 ns write1 5 REG LCCOMB_X26_Y23_N16 10 " "Info: 5: + IC(0.225 ns) + CELL(0.225 ns) = 3.706 ns; Loc. = LCCOMB_X26_Y23_N16; Fanout = 10; REG Node = 'write1'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.450 ns" { WideOr0 write1 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 20 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.906 ns) + CELL(0.712 ns) 5.324 ns wlh1[1] 6 REG LCFF_X27_Y16_N21 2 " "Info: 6: + IC(0.906 ns) + CELL(0.712 ns) = 5.324 ns; Loc. = LCFF_X27_Y16_N21; Fanout = 2; REG Node = 'wlh1[1]'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.618 ns" { write1 wlh1[1] } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 184 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.272 ns) + CELL(0.366 ns) 5.962 ns set1[8]~153 7 COMB LCCOMB_X27_Y16_N10 2 " "Info: 7: + IC(0.272 ns) + CELL(0.366 ns) = 5.962 ns; Loc. = LCCOMB_X27_Y16_N10; Fanout = 2; COMB Node = 'set1[8]~153'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.638 ns" { wlh1[1] set1[8]~153 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(2.197 ns) + CELL(0.000 ns) 8.159 ns set1[8]~153clkctrl 8 COMB CLKCTRL_G6 8 " "Info: 8: + IC(2.197 ns) + CELL(0.000 ns) = 8.159 ns; Loc. = CLKCTRL_G6; Fanout = 8; COMB Node = 'set1[8]~153clkctrl'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "2.197 ns" { set1[8]~153 set1[8]~153clkctrl } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.923 ns) + CELL(0.228 ns) 9.310 ns set1[9] 9 REG LCCOMB_X25_Y20_N16 3 " "Info: 9: + IC(0.923 ns) + CELL(0.228 ns) = 9.310 ns; Loc. = LCCOMB_X25_Y20_N16; Fanout = 3; REG Node = 'set1[9]'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.151 ns" { set1[8]~153clkctrl set1[9] } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.809 ns ( 30.17 % ) " "Info: Total cell delay = 2.809 ns ( 30.17 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "6.501 ns ( 69.83 % ) " "Info: Total interconnect delay = 6.501 ns ( 69.83 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "9.310 ns" { A1 Decoder0~415 WideOr1~33 WideOr0 write1 wlh1[1] set1[8]~153 set1[8]~153clkctrl set1[9] } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "9.310 ns" { A1 {} A1~combout {} Decoder0~415 {} WideOr1~33 {} WideOr0 {} write1 {} wlh1[1] {} set1[8]~153 {} set1[8]~153clkctrl {} set1[9] {} } { 0.000ns 0.000ns 1.071ns 0.665ns 0.242ns 0.225ns 0.906ns 0.272ns 2.197ns 0.923ns } { 0.000ns 0.772ns 0.053ns 0.228ns 0.225ns 0.225ns 0.712ns 0.366ns 0.000ns 0.228ns } "" } } } 0 0 "%4!c! %5!s! clock path from clock "%1!s!" to %2!s! %6!s! is %3!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "A1 source 3.144 ns - Shortest register " "Info: - Shortest clock path from clock "A1" to source register is 3.144 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.772 ns) 0.772 ns A1 1 CLK PIN_B10 7 " "Info: 1: + IC(0.000 ns) + CELL(0.772 ns) = 0.772 ns; Loc. = PIN_B10; Fanout = 7; CLK Node = 'A1'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { A1 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 4 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.071 ns) + CELL(0.053 ns) 1.896 ns Decoder0~415 2 COMB LCCOMB_X26_Y20_N18 9 " "Info: 2: + IC(1.071 ns) + CELL(0.053 ns) = 1.896 ns; Loc. = LCCOMB_X26_Y20_N18; Fanout = 9; COMB Node = 'Decoder0~415'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.124 ns" { A1 Decoder0~415 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 98 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.247 ns) + CELL(0.225 ns) 2.368 ns cmd[5] 3 REG LCCOMB_X26_Y20_N16 7 " "Info: 3: + IC(0.247 ns) + CELL(0.225 ns) = 2.368 ns; Loc. = LCCOMB_X26_Y20_N16; Fanout = 7; REG Node = 'cmd[5]'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.472 ns" { Decoder0~415 cmd[5] } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 96 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.231 ns) + CELL(0.053 ns) 2.652 ns cmd1[1]~0 4 COMB LCCOMB_X26_Y20_N28 5 " "Info: 4: + IC(0.231 ns) + CELL(0.053 ns) = 2.652 ns; Loc. = LCCOMB_X26_Y20_N28; Fanout = 5; COMB Node = 'cmd1[1]~0'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.284 ns" { cmd[5] cmd1[1]~0 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.264 ns) + CELL(0.228 ns) 3.144 ns cmd1[5] 5 REG LCCOMB_X26_Y20_N6 12 " "Info: 5: + IC(0.264 ns) + CELL(0.228 ns) = 3.144 ns; Loc. = LCCOMB_X26_Y20_N6; Fanout = 12; REG Node = 'cmd1[5]'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.492 ns" { cmd1[1]~0 cmd1[5] } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.331 ns ( 42.33 % ) " "Info: Total cell delay = 1.331 ns ( 42.33 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.813 ns ( 57.67 % ) " "Info: Total interconnect delay = 1.813 ns ( 57.67 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "3.144 ns" { A1 Decoder0~415 cmd[5] cmd1[1]~0 cmd1[5] } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "3.144 ns" { A1 {} A1~combout {} Decoder0~415 {} cmd[5] {} cmd1[1]~0 {} cmd1[5] {} } { 0.000ns 0.000ns 1.071ns 0.247ns 0.231ns 0.264ns } { 0.000ns 0.772ns 0.053ns 0.225ns 0.053ns 0.228ns } "" } } } 0 0 "%4!c! %5!s! clock path from clock "%1!s!" to %2!s! %6!s! is %3!s!" 0 0 "" 0} } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "9.310 ns" { A1 Decoder0~415 WideOr1~33 WideOr0 write1 wlh1[1] set1[8]~153 set1[8]~153clkctrl set1[9] } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "9.310 ns" { A1 {} A1~combout {} Decoder0~415 {} WideOr1~33 {} WideOr0 {} write1 {} wlh1[1] {} set1[8]~153 {} set1[8]~153clkctrl {} set1[9] {} } { 0.000ns 0.000ns 1.071ns 0.665ns 0.242ns 0.225ns 0.906ns 0.272ns 2.197ns 0.923ns } { 0.000ns 0.772ns 0.053ns 0.228ns 0.225ns 0.225ns 0.712ns 0.366ns 0.000ns 0.228ns } "" } } { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "3.144 ns" { A1 Decoder0~415 cmd[5] cmd1[1]~0 cmd1[5] } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "3.144 ns" { A1 {} A1~combout {} Decoder0~415 {} cmd[5] {} cmd1[1]~0 {} cmd1[5] {} } { 0.000ns 0.000ns 1.071ns 0.247ns 0.231ns 0.264ns } { 0.000ns 0.772ns 0.053ns 0.225ns 0.053ns 0.228ns } "" } } } 0 0 "%2!c! %3!s! clock skew is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.000 ns - " "Info: - Micro clock to output delay of source is 0.000 ns" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_DATA_PATH_RESULT" "1.349 ns - Shortest register register " "Info: - Shortest register to register delay is 1.349 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns cmd1[5] 1 REG LCCOMB_X26_Y20_N6 12 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LCCOMB_X26_Y20_N6; Fanout = 12; REG Node = 'cmd1[5]'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { cmd1[5] } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.389 ns) + CELL(0.366 ns) 0.755 ns Mux63~14 2 COMB LCCOMB_X25_Y20_N18 1 " "Info: 2: + IC(0.389 ns) + CELL(0.366 ns) = 0.755 ns; Loc. = LCCOMB_X25_Y20_N18; Fanout = 1; COMB Node = 'Mux63~14'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.755 ns" { cmd1[5] Mux63~14 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 371 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.248 ns) + CELL(0.346 ns) 1.349 ns set1[9] 3 REG LCCOMB_X25_Y20_N16 3 " "Info: 3: + IC(0.248 ns) + CELL(0.346 ns) = 1.349 ns; Loc. = LCCOMB_X25_Y20_N16; Fanout = 3; REG Node = 'set1[9]'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.594 ns" { Mux63~14 set1[9] } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "0.712 ns ( 52.78 % ) " "Info: Total cell delay = 0.712 ns ( 52.78 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.637 ns ( 47.22 % ) " "Info: Total interconnect delay = 0.637 ns ( 47.22 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.349 ns" { cmd1[5] Mux63~14 set1[9] } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "1.349 ns" { cmd1[5] {} Mux63~14 {} set1[9] {} } { 0.000ns 0.389ns 0.248ns } { 0.000ns 0.366ns 0.346ns } "" } } } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TH_DELAY" "0.000 ns + " "Info: + Micro hold delay of destination is 0.000 ns" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "%2!c! Micro hold delay of destination is %1!s!" 0 0 "" 0} } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "9.310 ns" { A1 Decoder0~415 WideOr1~33 WideOr0 write1 wlh1[1] set1[8]~153 set1[8]~153clkctrl set1[9] } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "9.310 ns" { A1 {} A1~combout {} Decoder0~415 {} WideOr1~33 {} WideOr0 {} write1 {} wlh1[1] {} set1[8]~153 {} set1[8]~153clkctrl {} set1[9] {} } { 0.000ns 0.000ns 1.071ns 0.665ns 0.242ns 0.225ns 0.906ns 0.272ns 2.197ns 0.923ns } { 0.000ns 0.772ns 0.053ns 0.228ns 0.225ns 0.225ns 0.712ns 0.366ns 0.000ns 0.228ns } "" } } { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "3.144 ns" { A1 Decoder0~415 cmd[5] cmd1[1]~0 cmd1[5] } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "3.144 ns" { A1 {} A1~combout {} Decoder0~415 {} cmd[5] {} cmd1[1]~0 {} cmd1[5] {} } { 0.000ns 0.000ns 1.071ns 0.247ns 0.231ns 0.264ns } { 0.000ns 0.772ns 0.053ns 0.225ns 0.053ns 0.228ns } "" } } { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.349 ns" { cmd1[5] Mux63~14 set1[9] } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "1.349 ns" { cmd1[5] {} Mux63~14 {} set1[9] {} } { 0.000ns 0.389ns 0.248ns } { 0.000ns 0.366ns 0.346ns } "" } } } 0 0 "Found hold time violation between source pin or register "%1!s!" and destination pin or register "%2!s!" for clock "%3!s!" (Hold time is %4!s!)" 0 0 "" 0}
- { "Warning" "WTAN_CLOCK_WILL_NOT_OPERATE" "A0 184 " "Warning: Circuit may not operate. Detected 184 non-operational path(s) clocked by clock "A0" with clock skew larger than data delay. See Compilation Report for details." { } { } 0 0 "Circuit may not operate. Detected %2!d! non-operational path(s) clocked by clock "%1!s!" with clock skew larger than data delay. See Compilation Report for details." 0 0 "" 0}
- { "Info" "ITDB_FULL_NEGATIVE_HOLD_RESULT" "cmd1[5] set1[9] A0 4.817 ns " "Info: Found hold time violation between source pin or register "cmd1[5]" and destination pin or register "set1[9]" for clock "A0" (Hold time is 4.817 ns)" { { "Info" "ITDB_FULL_CLOCK_SKEW_RESULT" "6.166 ns + Largest " "Info: + Largest clock skew is 6.166 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "A0 destination 9.615 ns + Longest register " "Info: + Longest clock path from clock "A0" to destination register is 9.615 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.809 ns) 0.809 ns A0 1 CLK PIN_B9 7 " "Info: 1: + IC(0.000 ns) + CELL(0.809 ns) = 0.809 ns; Loc. = PIN_B9; Fanout = 7; CLK Node = 'A0'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { A0 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 4 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.167 ns) + CELL(0.225 ns) 2.201 ns Decoder0~415 2 COMB LCCOMB_X26_Y20_N18 9 " "Info: 2: + IC(1.167 ns) + CELL(0.225 ns) = 2.201 ns; Loc. = LCCOMB_X26_Y20_N18; Fanout = 9; COMB Node = 'Decoder0~415'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.392 ns" { A0 Decoder0~415 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 98 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.665 ns) + CELL(0.228 ns) 3.094 ns WideOr1~33 3 COMB LCCOMB_X26_Y23_N22 5 " "Info: 3: + IC(0.665 ns) + CELL(0.228 ns) = 3.094 ns; Loc. = LCCOMB_X26_Y23_N22; Fanout = 5; COMB Node = 'WideOr1~33'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.893 ns" { Decoder0~415 WideOr1~33 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 98 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.242 ns) + CELL(0.225 ns) 3.561 ns WideOr0 4 COMB LCCOMB_X26_Y23_N24 1 " "Info: 4: + IC(0.242 ns) + CELL(0.225 ns) = 3.561 ns; Loc. = LCCOMB_X26_Y23_N24; Fanout = 1; COMB Node = 'WideOr0'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.467 ns" { WideOr1~33 WideOr0 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 98 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.225 ns) + CELL(0.225 ns) 4.011 ns write1 5 REG LCCOMB_X26_Y23_N16 10 " "Info: 5: + IC(0.225 ns) + CELL(0.225 ns) = 4.011 ns; Loc. = LCCOMB_X26_Y23_N16; Fanout = 10; REG Node = 'write1'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.450 ns" { WideOr0 write1 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 20 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.906 ns) + CELL(0.712 ns) 5.629 ns wlh1[1] 6 REG LCFF_X27_Y16_N21 2 " "Info: 6: + IC(0.906 ns) + CELL(0.712 ns) = 5.629 ns; Loc. = LCFF_X27_Y16_N21; Fanout = 2; REG Node = 'wlh1[1]'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.618 ns" { write1 wlh1[1] } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 184 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.272 ns) + CELL(0.366 ns) 6.267 ns set1[8]~153 7 COMB LCCOMB_X27_Y16_N10 2 " "Info: 7: + IC(0.272 ns) + CELL(0.366 ns) = 6.267 ns; Loc. = LCCOMB_X27_Y16_N10; Fanout = 2; COMB Node = 'set1[8]~153'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.638 ns" { wlh1[1] set1[8]~153 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(2.197 ns) + CELL(0.000 ns) 8.464 ns set1[8]~153clkctrl 8 COMB CLKCTRL_G6 8 " "Info: 8: + IC(2.197 ns) + CELL(0.000 ns) = 8.464 ns; Loc. = CLKCTRL_G6; Fanout = 8; COMB Node = 'set1[8]~153clkctrl'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "2.197 ns" { set1[8]~153 set1[8]~153clkctrl } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.923 ns) + CELL(0.228 ns) 9.615 ns set1[9] 9 REG LCCOMB_X25_Y20_N16 3 " "Info: 9: + IC(0.923 ns) + CELL(0.228 ns) = 9.615 ns; Loc. = LCCOMB_X25_Y20_N16; Fanout = 3; REG Node = 'set1[9]'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.151 ns" { set1[8]~153clkctrl set1[9] } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "3.018 ns ( 31.39 % ) " "Info: Total cell delay = 3.018 ns ( 31.39 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "6.597 ns ( 68.61 % ) " "Info: Total interconnect delay = 6.597 ns ( 68.61 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "9.615 ns" { A0 Decoder0~415 WideOr1~33 WideOr0 write1 wlh1[1] set1[8]~153 set1[8]~153clkctrl set1[9] } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "9.615 ns" { A0 {} A0~combout {} Decoder0~415 {} WideOr1~33 {} WideOr0 {} write1 {} wlh1[1] {} set1[8]~153 {} set1[8]~153clkctrl {} set1[9] {} } { 0.000ns 0.000ns 1.167ns 0.665ns 0.242ns 0.225ns 0.906ns 0.272ns 2.197ns 0.923ns } { 0.000ns 0.809ns 0.225ns 0.228ns 0.225ns 0.225ns 0.712ns 0.366ns 0.000ns 0.228ns } "" } } } 0 0 "%4!c! %5!s! clock path from clock "%1!s!" to %2!s! %6!s! is %3!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "A0 source 3.449 ns - Shortest register " "Info: - Shortest clock path from clock "A0" to source register is 3.449 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.809 ns) 0.809 ns A0 1 CLK PIN_B9 7 " "Info: 1: + IC(0.000 ns) + CELL(0.809 ns) = 0.809 ns; Loc. = PIN_B9; Fanout = 7; CLK Node = 'A0'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { A0 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 4 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.167 ns) + CELL(0.225 ns) 2.201 ns Decoder0~415 2 COMB LCCOMB_X26_Y20_N18 9 " "Info: 2: + IC(1.167 ns) + CELL(0.225 ns) = 2.201 ns; Loc. = LCCOMB_X26_Y20_N18; Fanout = 9; COMB Node = 'Decoder0~415'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.392 ns" { A0 Decoder0~415 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 98 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.247 ns) + CELL(0.225 ns) 2.673 ns cmd[5] 3 REG LCCOMB_X26_Y20_N16 7 " "Info: 3: + IC(0.247 ns) + CELL(0.225 ns) = 2.673 ns; Loc. = LCCOMB_X26_Y20_N16; Fanout = 7; REG Node = 'cmd[5]'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.472 ns" { Decoder0~415 cmd[5] } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 96 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.231 ns) + CELL(0.053 ns) 2.957 ns cmd1[1]~0 4 COMB LCCOMB_X26_Y20_N28 5 " "Info: 4: + IC(0.231 ns) + CELL(0.053 ns) = 2.957 ns; Loc. = LCCOMB_X26_Y20_N28; Fanout = 5; COMB Node = 'cmd1[1]~0'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.284 ns" { cmd[5] cmd1[1]~0 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.264 ns) + CELL(0.228 ns) 3.449 ns cmd1[5] 5 REG LCCOMB_X26_Y20_N6 12 " "Info: 5: + IC(0.264 ns) + CELL(0.228 ns) = 3.449 ns; Loc. = LCCOMB_X26_Y20_N6; Fanout = 12; REG Node = 'cmd1[5]'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.492 ns" { cmd1[1]~0 cmd1[5] } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.540 ns ( 44.65 % ) " "Info: Total cell delay = 1.540 ns ( 44.65 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.909 ns ( 55.35 % ) " "Info: Total interconnect delay = 1.909 ns ( 55.35 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "3.449 ns" { A0 Decoder0~415 cmd[5] cmd1[1]~0 cmd1[5] } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "3.449 ns" { A0 {} A0~combout {} Decoder0~415 {} cmd[5] {} cmd1[1]~0 {} cmd1[5] {} } { 0.000ns 0.000ns 1.167ns 0.247ns 0.231ns 0.264ns } { 0.000ns 0.809ns 0.225ns 0.225ns 0.053ns 0.228ns } "" } } } 0 0 "%4!c! %5!s! clock path from clock "%1!s!" to %2!s! %6!s! is %3!s!" 0 0 "" 0} } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "9.615 ns" { A0 Decoder0~415 WideOr1~33 WideOr0 write1 wlh1[1] set1[8]~153 set1[8]~153clkctrl set1[9] } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "9.615 ns" { A0 {} A0~combout {} Decoder0~415 {} WideOr1~33 {} WideOr0 {} write1 {} wlh1[1] {} set1[8]~153 {} set1[8]~153clkctrl {} set1[9] {} } { 0.000ns 0.000ns 1.167ns 0.665ns 0.242ns 0.225ns 0.906ns 0.272ns 2.197ns 0.923ns } { 0.000ns 0.809ns 0.225ns 0.228ns 0.225ns 0.225ns 0.712ns 0.366ns 0.000ns 0.228ns } "" } } { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "3.449 ns" { A0 Decoder0~415 cmd[5] cmd1[1]~0 cmd1[5] } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "3.449 ns" { A0 {} A0~combout {} Decoder0~415 {} cmd[5] {} cmd1[1]~0 {} cmd1[5] {} } { 0.000ns 0.000ns 1.167ns 0.247ns 0.231ns 0.264ns } { 0.000ns 0.809ns 0.225ns 0.225ns 0.053ns 0.228ns } "" } } } 0 0 "%2!c! %3!s! clock skew is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.000 ns - " "Info: - Micro clock to output delay of source is 0.000 ns" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_DATA_PATH_RESULT" "1.349 ns - Shortest register register " "Info: - Shortest register to register delay is 1.349 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns cmd1[5] 1 REG LCCOMB_X26_Y20_N6 12 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LCCOMB_X26_Y20_N6; Fanout = 12; REG Node = 'cmd1[5]'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { cmd1[5] } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.389 ns) + CELL(0.366 ns) 0.755 ns Mux63~14 2 COMB LCCOMB_X25_Y20_N18 1 " "Info: 2: + IC(0.389 ns) + CELL(0.366 ns) = 0.755 ns; Loc. = LCCOMB_X25_Y20_N18; Fanout = 1; COMB Node = 'Mux63~14'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.755 ns" { cmd1[5] Mux63~14 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 371 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.248 ns) + CELL(0.346 ns) 1.349 ns set1[9] 3 REG LCCOMB_X25_Y20_N16 3 " "Info: 3: + IC(0.248 ns) + CELL(0.346 ns) = 1.349 ns; Loc. = LCCOMB_X25_Y20_N16; Fanout = 3; REG Node = 'set1[9]'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.594 ns" { Mux63~14 set1[9] } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "0.712 ns ( 52.78 % ) " "Info: Total cell delay = 0.712 ns ( 52.78 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.637 ns ( 47.22 % ) " "Info: Total interconnect delay = 0.637 ns ( 47.22 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.349 ns" { cmd1[5] Mux63~14 set1[9] } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "1.349 ns" { cmd1[5] {} Mux63~14 {} set1[9] {} } { 0.000ns 0.389ns 0.248ns } { 0.000ns 0.366ns 0.346ns } "" } } } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TH_DELAY" "0.000 ns + " "Info: + Micro hold delay of destination is 0.000 ns" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "%2!c! Micro hold delay of destination is %1!s!" 0 0 "" 0} } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "9.615 ns" { A0 Decoder0~415 WideOr1~33 WideOr0 write1 wlh1[1] set1[8]~153 set1[8]~153clkctrl set1[9] } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "9.615 ns" { A0 {} A0~combout {} Decoder0~415 {} WideOr1~33 {} WideOr0 {} write1 {} wlh1[1] {} set1[8]~153 {} set1[8]~153clkctrl {} set1[9] {} } { 0.000ns 0.000ns 1.167ns 0.665ns 0.242ns 0.225ns 0.906ns 0.272ns 2.197ns 0.923ns } { 0.000ns 0.809ns 0.225ns 0.228ns 0.225ns 0.225ns 0.712ns 0.366ns 0.000ns 0.228ns } "" } } { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "3.449 ns" { A0 Decoder0~415 cmd[5] cmd1[1]~0 cmd1[5] } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "3.449 ns" { A0 {} A0~combout {} Decoder0~415 {} cmd[5] {} cmd1[1]~0 {} cmd1[5] {} } { 0.000ns 0.000ns 1.167ns 0.247ns 0.231ns 0.264ns } { 0.000ns 0.809ns 0.225ns 0.225ns 0.053ns 0.228ns } "" } } { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.349 ns" { cmd1[5] Mux63~14 set1[9] } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "1.349 ns" { cmd1[5] {} Mux63~14 {} set1[9] {} } { 0.000ns 0.389ns 0.248ns } { 0.000ns 0.366ns 0.346ns } "" } } } 0 0 "Found hold time violation between source pin or register "%1!s!" and destination pin or register "%2!s!" for clock "%3!s!" (Hold time is %4!s!)" 0 0 "" 0}
- { "Warning" "WTAN_CLOCK_WILL_NOT_OPERATE" "CS 185 " "Warning: Circuit may not operate. Detected 185 non-operational path(s) clocked by clock "CS" with clock skew larger than data delay. See Compilation Report for details." { } { } 0 0 "Circuit may not operate. Detected %2!d! non-operational path(s) clocked by clock "%1!s!" with clock skew larger than data delay. See Compilation Report for details." 0 0 "" 0}
- { "Info" "ITDB_FULL_NEGATIVE_HOLD_RESULT" "write2 wover2 CS 4.874 ns " "Info: Found hold time violation between source pin or register "write2" and destination pin or register "wover2" for clock "CS" (Hold time is 4.874 ns)" { { "Info" "ITDB_FULL_CLOCK_SKEW_RESULT" "6.232 ns + Largest " "Info: + Largest clock skew is 6.232 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "CS destination 8.966 ns + Longest register " "Info: + Longest clock path from clock "CS" to destination register is 8.966 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.857 ns) 0.857 ns CS 1 CLK PIN_A8 7 " "Info: 1: + IC(0.000 ns) + CELL(0.857 ns) = 0.857 ns; Loc. = PIN_A8; Fanout = 7; CLK Node = 'CS'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { CS } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 3 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.216 ns) + CELL(0.228 ns) 2.301 ns Decoder0~415 2 COMB LCCOMB_X26_Y20_N18 9 " "Info: 2: + IC(1.216 ns) + CELL(0.228 ns) = 2.301 ns; Loc. = LCCOMB_X26_Y20_N18; Fanout = 9; COMB Node = 'Decoder0~415'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.444 ns" { CS Decoder0~415 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 98 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.250 ns) + CELL(0.225 ns) 2.776 ns cmd[6] 3 REG LCCOMB_X26_Y20_N22 20 " "Info: 3: + IC(0.250 ns) + CELL(0.225 ns) = 2.776 ns; Loc. = LCCOMB_X26_Y20_N22; Fanout = 20; REG Node = 'cmd[6]'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.475 ns" { Decoder0~415 cmd[6] } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 96 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.594 ns) + CELL(0.346 ns) 3.716 ns WideOr7~301 4 COMB LCCOMB_X27_Y20_N22 1 " "Info: 4: + IC(0.594 ns) + CELL(0.346 ns) = 3.716 ns; Loc. = LCCOMB_X27_Y20_N22; Fanout = 1; COMB Node = 'WideOr7~301'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.940 ns" { cmd[6] WideOr7~301 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 144 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.258 ns) + CELL(0.346 ns) 4.320 ns WideOr7~302 5 COMB LCCOMB_X27_Y20_N2 4 " "Info: 5: + IC(0.258 ns) + CELL(0.346 ns) = 4.320 ns; Loc. = LCCOMB_X27_Y20_N2; Fanout = 4; COMB Node = 'WideOr7~302'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.604 ns" { WideOr7~301 WideOr7~302 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 144 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.236 ns) + CELL(0.225 ns) 4.781 ns cmd2[1]~0 6 COMB LCCOMB_X27_Y20_N20 5 " "Info: 6: + IC(0.236 ns) + CELL(0.225 ns) = 4.781 ns; Loc. = LCCOMB_X27_Y20_N20; Fanout = 5; COMB Node = 'cmd2[1]~0'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.461 ns" { WideOr7~302 cmd2[1]~0 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.550 ns) + CELL(0.225 ns) 5.556 ns cmd2[4] 7 REG LCCOMB_X27_Y19_N28 5 " "Info: 7: + IC(0.550 ns) + CELL(0.225 ns) = 5.556 ns; Loc. = LCCOMB_X27_Y19_N28; Fanout = 5; REG Node = 'cmd2[4]'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.775 ns" { cmd2[1]~0 cmd2[4] } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.689 ns) + CELL(0.228 ns) 6.473 ns set2[8]~153 8 COMB LCCOMB_X27_Y23_N8 2 " "Info: 8: + IC(0.689 ns) + CELL(0.228 ns) = 6.473 ns; Loc. = LCCOMB_X27_Y23_N8; Fanout = 2; COMB Node = 'set2[8]~153'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.917 ns" { cmd2[4] set2[8]~153 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.039 ns) + CELL(0.225 ns) 7.737 ns wover2~48 9 COMB LCCOMB_X27_Y23_N14 1 " "Info: 9: + IC(1.039 ns) + CELL(0.225 ns) = 7.737 ns; Loc. = LCCOMB_X27_Y23_N14; Fanout = 1; COMB Node = 'wover2~48'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.264 ns" { set2[8]~153 wover2~48 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.001 ns) + CELL(0.228 ns) 8.966 ns wover2 10 REG LCCOMB_X27_Y23_N12 2 " "Info: 10: + IC(1.001 ns) + CELL(0.228 ns) = 8.966 ns; Loc. = LCCOMB_X27_Y23_N12; Fanout = 2; REG Node = 'wover2'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.229 ns" { wover2~48 wover2 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "3.133 ns ( 34.94 % ) " "Info: Total cell delay = 3.133 ns ( 34.94 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "5.833 ns ( 65.06 % ) " "Info: Total interconnect delay = 5.833 ns ( 65.06 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "8.966 ns" { CS Decoder0~415 cmd[6] WideOr7~301 WideOr7~302 cmd2[1]~0 cmd2[4] set2[8]~153 wover2~48 wover2 } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "8.966 ns" { CS {} CS~combout {} Decoder0~415 {} cmd[6] {} WideOr7~301 {} WideOr7~302 {} cmd2[1]~0 {} cmd2[4] {} set2[8]~153 {} wover2~48 {} wover2 {} } { 0.000ns 0.000ns 1.216ns 0.250ns 0.594ns 0.258ns 0.236ns 0.550ns 0.689ns 1.039ns 1.001ns } { 0.000ns 0.857ns 0.228ns 0.225ns 0.346ns 0.346ns 0.225ns 0.225ns 0.228ns 0.225ns 0.228ns } "" } } } 0 0 "%4!c! %5!s! clock path from clock "%1!s!" to %2!s! %6!s! is %3!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "CS source 2.734 ns - Shortest register " "Info: - Shortest clock path from clock "CS" to source register is 2.734 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.857 ns) 0.857 ns CS 1 CLK PIN_A8 7 " "Info: 1: + IC(0.000 ns) + CELL(0.857 ns) = 0.857 ns; Loc. = PIN_A8; Fanout = 7; CLK Node = 'CS'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { CS } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 3 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.914 ns) + CELL(0.228 ns) 1.999 ns Decoder0~414 2 COMB LCCOMB_X26_Y23_N20 5 " "Info: 2: + IC(0.914 ns) + CELL(0.228 ns) = 1.999 ns; Loc. = LCCOMB_X26_Y23_N20; Fanout = 5; COMB Node = 'Decoder0~414'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.142 ns" { CS Decoder0~414 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 98 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.228 ns) + CELL(0.053 ns) 2.280 ns WideOr1 3 COMB LCCOMB_X26_Y23_N18 1 " "Info: 3: + IC(0.228 ns) + CELL(0.053 ns) = 2.280 ns; Loc. = LCCOMB_X26_Y23_N18; Fanout = 1; COMB Node = 'WideOr1'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.281 ns" { Decoder0~414 WideOr1 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 98 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.229 ns) + CELL(0.225 ns) 2.734 ns write2 4 REG LCCOMB_X26_Y23_N8 10 " "Info: 4: + IC(0.229 ns) + CELL(0.225 ns) = 2.734 ns; Loc. = LCCOMB_X26_Y23_N8; Fanout = 10; REG Node = 'write2'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.454 ns" { WideOr1 write2 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 20 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.363 ns ( 49.85 % ) " "Info: Total cell delay = 1.363 ns ( 49.85 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.371 ns ( 50.15 % ) " "Info: Total interconnect delay = 1.371 ns ( 50.15 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "2.734 ns" { CS Decoder0~414 WideOr1 write2 } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "2.734 ns" { CS {} CS~combout {} Decoder0~414 {} WideOr1 {} write2 {} } { 0.000ns 0.000ns 0.914ns 0.228ns 0.229ns } { 0.000ns 0.857ns 0.228ns 0.053ns 0.225ns } "" } } } 0 0 "%4!c! %5!s! clock path from clock "%1!s!" to %2!s! %6!s! is %3!s!" 0 0 "" 0} } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "8.966 ns" { CS Decoder0~415 cmd[6] WideOr7~301 WideOr7~302 cmd2[1]~0 cmd2[4] set2[8]~153 wover2~48 wover2 } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "8.966 ns" { CS {} CS~combout {} Decoder0~415 {} cmd[6] {} WideOr7~301 {} WideOr7~302 {} cmd2[1]~0 {} cmd2[4] {} set2[8]~153 {} wover2~48 {} wover2 {} } { 0.000ns 0.000ns 1.216ns 0.250ns 0.594ns 0.258ns 0.236ns 0.550ns 0.689ns 1.039ns 1.001ns } { 0.000ns 0.857ns 0.228ns 0.225ns 0.346ns 0.346ns 0.225ns 0.225ns 0.228ns 0.225ns 0.228ns } "" } } { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "2.734 ns" { CS Decoder0~414 WideOr1 write2 } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "2.734 ns" { CS {} CS~combout {} Decoder0~414 {} WideOr1 {} write2 {} } { 0.000ns 0.000ns 0.914ns 0.228ns 0.229ns } { 0.000ns 0.857ns 0.228ns 0.053ns 0.225ns } "" } } } 0 0 "%2!c! %3!s! clock skew is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.000 ns - " "Info: - Micro clock to output delay of source is 0.000 ns" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 20 -1 0 } } } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_DATA_PATH_RESULT" "1.358 ns - Shortest register register " "Info: - Shortest register to register delay is 1.358 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns write2 1 REG LCCOMB_X26_Y23_N8 10 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LCCOMB_X26_Y23_N8; Fanout = 10; REG Node = 'write2'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { write2 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 20 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.397 ns) + CELL(0.366 ns) 0.763 ns wover2~47 2 COMB LCCOMB_X27_Y23_N10 1 " "Info: 2: + IC(0.397 ns) + CELL(0.366 ns) = 0.763 ns; Loc. = LCCOMB_X27_Y23_N10; Fanout = 1; COMB Node = 'wover2~47'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.763 ns" { write2 wover2~47 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.249 ns) + CELL(0.346 ns) 1.358 ns wover2 3 REG LCCOMB_X27_Y23_N12 2 " "Info: 3: + IC(0.249 ns) + CELL(0.346 ns) = 1.358 ns; Loc. = LCCOMB_X27_Y23_N12; Fanout = 2; REG Node = 'wover2'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.595 ns" { wover2~47 wover2 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "0.712 ns ( 52.43 % ) " "Info: Total cell delay = 0.712 ns ( 52.43 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.646 ns ( 47.57 % ) " "Info: Total interconnect delay = 0.646 ns ( 47.57 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.358 ns" { write2 wover2~47 wover2 } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "1.358 ns" { write2 {} wover2~47 {} wover2 {} } { 0.000ns 0.397ns 0.249ns } { 0.000ns 0.366ns 0.346ns } "" } } } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TH_DELAY" "0.000 ns + " "Info: + Micro hold delay of destination is 0.000 ns" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } } 0 0 "%2!c! Micro hold delay of destination is %1!s!" 0 0 "" 0} { "Info" "ITDB_INVERTED_CLOCK_FOUND" "" "Info: Delay path is controlled by inverted clocks -- if clock duty cycle is 50%, fmax is divided by two" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 20 -1 0 } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } } 0 0 "Delay path is controlled by inverted clocks -- if clock duty cycle is 50%, fmax is divided by two" 0 0 "" 0} } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "8.966 ns" { CS Decoder0~415 cmd[6] WideOr7~301 WideOr7~302 cmd2[1]~0 cmd2[4] set2[8]~153 wover2~48 wover2 } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "8.966 ns" { CS {} CS~combout {} Decoder0~415 {} cmd[6] {} WideOr7~301 {} WideOr7~302 {} cmd2[1]~0 {} cmd2[4] {} set2[8]~153 {} wover2~48 {} wover2 {} } { 0.000ns 0.000ns 1.216ns 0.250ns 0.594ns 0.258ns 0.236ns 0.550ns 0.689ns 1.039ns 1.001ns } { 0.000ns 0.857ns 0.228ns 0.225ns 0.346ns 0.346ns 0.225ns 0.225ns 0.228ns 0.225ns 0.228ns } "" } } { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "2.734 ns" { CS Decoder0~414 WideOr1 write2 } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "2.734 ns" { CS {} CS~combout {} Decoder0~414 {} WideOr1 {} write2 {} } { 0.000ns 0.000ns 0.914ns 0.228ns 0.229ns } { 0.000ns 0.857ns 0.228ns 0.053ns 0.225ns } "" } } { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.358 ns" { write2 wover2~47 wover2 } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "1.358 ns" { write2 {} wover2~47 {} wover2 {} } { 0.000ns 0.397ns 0.249ns } { 0.000ns 0.366ns 0.346ns } "" } } } 0 0 "Found hold time violation between source pin or register "%1!s!" and destination pin or register "%2!s!" for clock "%3!s!" (Hold time is %4!s!)" 0 0 "" 0}
- { "Warning" "WTAN_CLOCK_WILL_NOT_OPERATE" "clk0 16 " "Warning: Circuit may not operate. Detected 16 non-operational path(s) clocked by clock "clk0" with clock skew larger than data delay. See Compilation Report for details." { } { } 0 0 "Circuit may not operate. Detected %2!d! non-operational path(s) clocked by clock "%1!s!" with clock skew larger than data delay. See Compilation Report for details." 0 0 "" 0}
- { "Info" "ITDB_FULL_NEGATIVE_HOLD_RESULT" "cnt0[13]~reg0 buffer[13] clk0 4.586 ns " "Info: Found hold time violation between source pin or register "cnt0[13]~reg0" and destination pin or register "buffer[13]" for clock "clk0" (Hold time is 4.586 ns)" { { "Info" "ITDB_FULL_CLOCK_SKEW_RESULT" "5.273 ns + Largest " "Info: + Largest clock skew is 5.273 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk0 destination 7.867 ns + Longest register " "Info: + Longest clock path from clock "clk0" to destination register is 7.867 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.857 ns) 0.857 ns clk0 1 CLK PIN_C7 16 " "Info: 1: + IC(0.000 ns) + CELL(0.857 ns) = 0.857 ns; Loc. = PIN_C7; Fanout = 16; CLK Node = 'clk0'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { clk0 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 5 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.119 ns) + CELL(0.712 ns) 2.688 ns cnt0[5]~reg0 2 REG LCFF_X30_Y18_N11 10 " "Info: 2: + IC(1.119 ns) + CELL(0.712 ns) = 2.688 ns; Loc. = LCFF_X30_Y18_N11; Fanout = 10; REG Node = 'cnt0[5]~reg0'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.831 ns" { clk0 cnt0[5]~reg0 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 259 0 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.326 ns) + CELL(0.225 ns) 3.239 ns buffer~68 3 COMB LCCOMB_X31_Y18_N24 1 " "Info: 3: + IC(0.326 ns) + CELL(0.225 ns) = 3.239 ns; Loc. = LCCOMB_X31_Y18_N24; Fanout = 1; COMB Node = 'buffer~68'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.551 ns" { cnt0[5]~reg0 buffer~68 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 28 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.215 ns) + CELL(0.225 ns) 3.679 ns buffer~69 4 COMB LCCOMB_X31_Y18_N8 1 " "Info: 4: + IC(0.215 ns) + CELL(0.225 ns) = 3.679 ns; Loc. = LCCOMB_X31_Y18_N8; Fanout = 1; COMB Node = 'buffer~69'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.440 ns" { buffer~68 buffer~69 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 28 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.585 ns) + CELL(0.366 ns) 4.630 ns buffer~0 5 COMB LCCOMB_X27_Y18_N2 1 " "Info: 5: + IC(0.585 ns) + CELL(0.366 ns) = 4.630 ns; Loc. = LCCOMB_X27_Y18_N2; Fanout = 1; COMB Node = 'buffer~0'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.951 ns" { buffer~69 buffer~0 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 28 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(2.085 ns) + CELL(0.000 ns) 6.715 ns buffer~0clkctrl 6 COMB CLKCTRL_G7 16 " "Info: 6: + IC(2.085 ns) + CELL(0.000 ns) = 6.715 ns; Loc. = CLKCTRL_G7; Fanout = 16; COMB Node = 'buffer~0clkctrl'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "2.085 ns" { buffer~0 buffer~0clkctrl } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 28 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.927 ns) + CELL(0.225 ns) 7.867 ns buffer[13] 7 REG LCCOMB_X31_Y18_N2 2 " "Info: 7: + IC(0.927 ns) + CELL(0.225 ns) = 7.867 ns; Loc. = LCCOMB_X31_Y18_N2; Fanout = 2; REG Node = 'buffer[13]'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.152 ns" { buffer~0clkctrl buffer[13] } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 83 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.610 ns ( 33.18 % ) " "Info: Total cell delay = 2.610 ns ( 33.18 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "5.257 ns ( 66.82 % ) " "Info: Total interconnect delay = 5.257 ns ( 66.82 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "7.867 ns" { clk0 cnt0[5]~reg0 buffer~68 buffer~69 buffer~0 buffer~0clkctrl buffer[13] } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "7.867 ns" { clk0 {} clk0~combout {} cnt0[5]~reg0 {} buffer~68 {} buffer~69 {} buffer~0 {} buffer~0clkctrl {} buffer[13] {} } { 0.000ns 0.000ns 1.119ns 0.326ns 0.215ns 0.585ns 2.085ns 0.927ns } { 0.000ns 0.857ns 0.712ns 0.225ns 0.225ns 0.366ns 0.000ns 0.225ns } "" } } } 0 0 "%4!c! %5!s! clock path from clock "%1!s!" to %2!s! %6!s! is %3!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk0 source 2.594 ns - Shortest register " "Info: - Shortest clock path from clock "clk0" to source register is 2.594 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.857 ns) 0.857 ns clk0 1 CLK PIN_C7 16 " "Info: 1: + IC(0.000 ns) + CELL(0.857 ns) = 0.857 ns; Loc. = PIN_C7; Fanout = 16; CLK Node = 'clk0'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { clk0 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 5 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.119 ns) + CELL(0.618 ns) 2.594 ns cnt0[13]~reg0 2 REG LCFF_X30_Y18_N27 8 " "Info: 2: + IC(1.119 ns) + CELL(0.618 ns) = 2.594 ns; Loc. = LCFF_X30_Y18_N27; Fanout = 8; REG Node = 'cnt0[13]~reg0'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.737 ns" { clk0 cnt0[13]~reg0 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 259 0 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.475 ns ( 56.86 % ) " "Info: Total cell delay = 1.475 ns ( 56.86 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.119 ns ( 43.14 % ) " "Info: Total interconnect delay = 1.119 ns ( 43.14 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "2.594 ns" { clk0 cnt0[13]~reg0 } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "2.594 ns" { clk0 {} clk0~combout {} cnt0[13]~reg0 {} } { 0.000ns 0.000ns 1.119ns } { 0.000ns 0.857ns 0.618ns } "" } } } 0 0 "%4!c! %5!s! clock path from clock "%1!s!" to %2!s! %6!s! is %3!s!" 0 0 "" 0} } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "7.867 ns" { clk0 cnt0[5]~reg0 buffer~68 buffer~69 buffer~0 buffer~0clkctrl buffer[13] } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "7.867 ns" { clk0 {} clk0~combout {} cnt0[5]~reg0 {} buffer~68 {} buffer~69 {} buffer~0 {} buffer~0clkctrl {} buffer[13] {} } { 0.000ns 0.000ns 1.119ns 0.326ns 0.215ns 0.585ns 2.085ns 0.927ns } { 0.000ns 0.857ns 0.712ns 0.225ns 0.225ns 0.366ns 0.000ns 0.225ns } "" } } { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "2.594 ns" { clk0 cnt0[13]~reg0 } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "2.594 ns" { clk0 {} clk0~combout {} cnt0[13]~reg0 {} } { 0.000ns 0.000ns 1.119ns } { 0.000ns 0.857ns 0.618ns } "" } } } 0 0 "%2!c! %3!s! clock skew is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.094 ns - " "Info: - Micro clock to output delay of source is 0.094 ns" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 259 0 0 } } } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_DATA_PATH_RESULT" "0.593 ns - Shortest register register " "Info: - Shortest register to register delay is 0.593 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns cnt0[13]~reg0 1 REG LCFF_X30_Y18_N27 8 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LCFF_X30_Y18_N27; Fanout = 8; REG Node = 'cnt0[13]~reg0'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { cnt0[13]~reg0 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 259 0 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.365 ns) + CELL(0.228 ns) 0.593 ns buffer[13] 2 REG LCCOMB_X31_Y18_N2 2 " "Info: 2: + IC(0.365 ns) + CELL(0.228 ns) = 0.593 ns; Loc. = LCCOMB_X31_Y18_N2; Fanout = 2; REG Node = 'buffer[13]'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.593 ns" { cnt0[13]~reg0 buffer[13] } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 83 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "0.228 ns ( 38.45 % ) " "Info: Total cell delay = 0.228 ns ( 38.45 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.365 ns ( 61.55 % ) " "Info: Total interconnect delay = 0.365 ns ( 61.55 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.593 ns" { cnt0[13]~reg0 buffer[13] } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "0.593 ns" { cnt0[13]~reg0 {} buffer[13] {} } { 0.000ns 0.365ns } { 0.000ns 0.228ns } "" } } } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TH_DELAY" "0.000 ns + " "Info: + Micro hold delay of destination is 0.000 ns" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 83 -1 0 } } } 0 0 "%2!c! Micro hold delay of destination is %1!s!" 0 0 "" 0} } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "7.867 ns" { clk0 cnt0[5]~reg0 buffer~68 buffer~69 buffer~0 buffer~0clkctrl buffer[13] } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "7.867 ns" { clk0 {} clk0~combout {} cnt0[5]~reg0 {} buffer~68 {} buffer~69 {} buffer~0 {} buffer~0clkctrl {} buffer[13] {} } { 0.000ns 0.000ns 1.119ns 0.326ns 0.215ns 0.585ns 2.085ns 0.927ns } { 0.000ns 0.857ns 0.712ns 0.225ns 0.225ns 0.366ns 0.000ns 0.225ns } "" } } { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "2.594 ns" { clk0 cnt0[13]~reg0 } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "2.594 ns" { clk0 {} clk0~combout {} cnt0[13]~reg0 {} } { 0.000ns 0.000ns 1.119ns } { 0.000ns 0.857ns 0.618ns } "" } } { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.593 ns" { cnt0[13]~reg0 buffer[13] } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "0.593 ns" { cnt0[13]~reg0 {} buffer[13] {} } { 0.000ns 0.365ns } { 0.000ns 0.228ns } "" } } } 0 0 "Found hold time violation between source pin or register "%1!s!" and destination pin or register "%2!s!" for clock "%3!s!" (Hold time is %4!s!)" 0 0 "" 0}
- { "Info" "ITDB_TSU_RESULT" "cmd[2] datain[2] A1 4.878 ns register " "Info: tsu for register "cmd[2]" (data pin = "datain[2]", clock pin = "A1") is 4.878 ns" { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "6.652 ns + Longest pin register " "Info: + Longest pin to register delay is 6.652 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.857 ns) 0.857 ns datain[2] 1 PIN PIN_A6 7 " "Info: 1: + IC(0.000 ns) + CELL(0.857 ns) = 0.857 ns; Loc. = PIN_A6; Fanout = 7; PIN Node = 'datain[2]'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { datain[2] } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 6 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(5.567 ns) + CELL(0.228 ns) 6.652 ns cmd[2] 2 REG LCCOMB_X25_Y20_N12 4 " "Info: 2: + IC(5.567 ns) + CELL(0.228 ns) = 6.652 ns; Loc. = LCCOMB_X25_Y20_N12; Fanout = 4; REG Node = 'cmd[2]'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "5.795 ns" { datain[2] cmd[2] } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 96 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.085 ns ( 16.31 % ) " "Info: Total cell delay = 1.085 ns ( 16.31 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "5.567 ns ( 83.69 % ) " "Info: Total interconnect delay = 5.567 ns ( 83.69 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "6.652 ns" { datain[2] cmd[2] } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "6.652 ns" { datain[2] {} datain[2]~combout {} cmd[2] {} } { 0.000ns 0.000ns 5.567ns } { 0.000ns 0.857ns 0.228ns } "" } } } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TSU_DELAY" "0.505 ns + " "Info: + Micro setup delay of destination is 0.505 ns" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 96 -1 0 } } } 0 0 "%2!c! Micro setup delay of destination is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "A1 destination 2.279 ns - Shortest register " "Info: - Shortest clock path from clock "A1" to destination register is 2.279 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.772 ns) 0.772 ns A1 1 CLK PIN_B10 7 " "Info: 1: + IC(0.000 ns) + CELL(0.772 ns) = 0.772 ns; Loc. = PIN_B10; Fanout = 7; CLK Node = 'A1'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { A1 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 4 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.071 ns) + CELL(0.053 ns) 1.896 ns Decoder0~415 2 COMB LCCOMB_X26_Y20_N18 9 " "Info: 2: + IC(1.071 ns) + CELL(0.053 ns) = 1.896 ns; Loc. = LCCOMB_X26_Y20_N18; Fanout = 9; COMB Node = 'Decoder0~415'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.124 ns" { A1 Decoder0~415 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 98 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.330 ns) + CELL(0.053 ns) 2.279 ns cmd[2] 3 REG LCCOMB_X25_Y20_N12 4 " "Info: 3: + IC(0.330 ns) + CELL(0.053 ns) = 2.279 ns; Loc. = LCCOMB_X25_Y20_N12; Fanout = 4; REG Node = 'cmd[2]'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.383 ns" { Decoder0~415 cmd[2] } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 96 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "0.878 ns ( 38.53 % ) " "Info: Total cell delay = 0.878 ns ( 38.53 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.401 ns ( 61.47 % ) " "Info: Total interconnect delay = 1.401 ns ( 61.47 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "2.279 ns" { A1 Decoder0~415 cmd[2] } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "2.279 ns" { A1 {} A1~combout {} Decoder0~415 {} cmd[2] {} } { 0.000ns 0.000ns 1.071ns 0.330ns } { 0.000ns 0.772ns 0.053ns 0.053ns } "" } } } 0 0 "%4!c! %5!s! clock path from clock "%1!s!" to %2!s! %6!s! is %3!s!" 0 0 "" 0} } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "6.652 ns" { datain[2] cmd[2] } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "6.652 ns" { datain[2] {} datain[2]~combout {} cmd[2] {} } { 0.000ns 0.000ns 5.567ns } { 0.000ns 0.857ns 0.228ns } "" } } { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "2.279 ns" { A1 Decoder0~415 cmd[2] } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "2.279 ns" { A1 {} A1~combout {} Decoder0~415 {} cmd[2] {} } { 0.000ns 0.000ns 1.071ns 0.330ns } { 0.000ns 0.772ns 0.053ns 0.053ns } "" } } } 0 0 "tsu for %5!s! "%1!s!" (data pin = "%2!s!", clock pin = "%3!s!") is %4!s!" 0 0 "" 0}
- { "Info" "ITDB_FULL_TCO_RESULT" "RD dataout[1] dataout[1]$latch 14.082 ns register " "Info: tco from clock "RD" to destination pin "dataout[1]" through register "dataout[1]$latch" is 14.082 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "RD source 10.104 ns + Longest register " "Info: + Longest clock path from clock "RD" to source register is 10.104 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.809 ns) 0.809 ns RD 1 CLK PIN_C9 7 " "Info: 1: + IC(0.000 ns) + CELL(0.809 ns) = 0.809 ns; Loc. = PIN_C9; Fanout = 7; CLK Node = 'RD'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { RD } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 3 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.149 ns) + CELL(0.366 ns) 2.324 ns Decoder0~415 2 COMB LCCOMB_X26_Y20_N18 9 " "Info: 2: + IC(1.149 ns) + CELL(0.366 ns) = 2.324 ns; Loc. = LCCOMB_X26_Y20_N18; Fanout = 9; COMB Node = 'Decoder0~415'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.515 ns" { RD Decoder0~415 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 98 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.250 ns) + CELL(0.225 ns) 2.799 ns cmd[6] 3 REG LCCOMB_X26_Y20_N22 20 " "Info: 3: + IC(0.250 ns) + CELL(0.225 ns) = 2.799 ns; Loc. = LCCOMB_X26_Y20_N22; Fanout = 20; REG Node = 'cmd[6]'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.475 ns" { Decoder0~415 cmd[6] } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 96 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.594 ns) + CELL(0.346 ns) 3.739 ns WideOr7~301 4 COMB LCCOMB_X27_Y20_N22 1 " "Info: 4: + IC(0.594 ns) + CELL(0.346 ns) = 3.739 ns; Loc. = LCCOMB_X27_Y20_N22; Fanout = 1; COMB Node = 'WideOr7~301'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.940 ns" { cmd[6] WideOr7~301 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 144 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.258 ns) + CELL(0.346 ns) 4.343 ns WideOr7~302 5 COMB LCCOMB_X27_Y20_N2 4 " "Info: 5: + IC(0.258 ns) + CELL(0.346 ns) = 4.343 ns; Loc. = LCCOMB_X27_Y20_N2; Fanout = 4; COMB Node = 'WideOr7~302'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.604 ns" { WideOr7~301 WideOr7~302 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 144 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.236 ns) + CELL(0.225 ns) 4.804 ns cmd2[1]~0 6 COMB LCCOMB_X27_Y20_N20 5 " "Info: 6: + IC(0.236 ns) + CELL(0.225 ns) = 4.804 ns; Loc. = LCCOMB_X27_Y20_N20; Fanout = 5; COMB Node = 'cmd2[1]~0'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.461 ns" { WideOr7~302 cmd2[1]~0 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.628 ns) + CELL(0.225 ns) 5.657 ns cmd2[5] 7 REG LCCOMB_X27_Y23_N22 12 " "Info: 7: + IC(0.628 ns) + CELL(0.225 ns) = 5.657 ns; Loc. = LCCOMB_X27_Y23_N22; Fanout = 12; REG Node = 'cmd2[5]'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.853 ns" { cmd2[1]~0 cmd2[5] } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.648 ns) + CELL(0.225 ns) 6.530 ns dataout[2]~1605 8 COMB LCCOMB_X27_Y19_N8 2 " "Info: 8: + IC(0.648 ns) + CELL(0.225 ns) = 6.530 ns; Loc. = LCCOMB_X27_Y19_N8; Fanout = 2; COMB Node = 'dataout[2]~1605'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.873 ns" { cmd2[5] dataout[2]~1605 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.249 ns) + CELL(0.228 ns) 7.007 ns Mux10~83 9 COMB LCCOMB_X27_Y19_N24 1 " "Info: 9: + IC(0.249 ns) + CELL(0.228 ns) = 7.007 ns; Loc. = LCCOMB_X27_Y19_N24; Fanout = 1; COMB Node = 'Mux10~83'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.477 ns" { dataout[2]~1605 Mux10~83 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 501 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(2.036 ns) + CELL(0.000 ns) 9.043 ns Mux10~83clkctrl 10 COMB CLKCTRL_G11 8 " "Info: 10: + IC(2.036 ns) + CELL(0.000 ns) = 9.043 ns; Loc. = CLKCTRL_G11; Fanout = 8; COMB Node = 'Mux10~83clkctrl'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "2.036 ns" { Mux10~83 Mux10~83clkctrl } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 501 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.907 ns) + CELL(0.154 ns) 10.104 ns dataout[1]$latch 11 REG LCCOMB_X29_Y20_N0 1 " "Info: 11: + IC(0.907 ns) + CELL(0.154 ns) = 10.104 ns; Loc. = LCCOMB_X29_Y20_N0; Fanout = 1; REG Node = 'dataout[1]$latch'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.061 ns" { Mux10~83clkctrl dataout[1]$latch } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 0 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "3.149 ns ( 31.17 % ) " "Info: Total cell delay = 3.149 ns ( 31.17 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "6.955 ns ( 68.83 % ) " "Info: Total interconnect delay = 6.955 ns ( 68.83 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "10.104 ns" { RD Decoder0~415 cmd[6] WideOr7~301 WideOr7~302 cmd2[1]~0 cmd2[5] dataout[2]~1605 Mux10~83 Mux10~83clkctrl dataout[1]$latch } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "10.104 ns" { RD {} RD~combout {} Decoder0~415 {} cmd[6] {} WideOr7~301 {} WideOr7~302 {} cmd2[1]~0 {} cmd2[5] {} dataout[2]~1605 {} Mux10~83 {} Mux10~83clkctrl {} dataout[1]$latch {} } { 0.000ns 0.000ns 1.149ns 0.250ns 0.594ns 0.258ns 0.236ns 0.628ns 0.648ns 0.249ns 2.036ns 0.907ns } { 0.000ns 0.809ns 0.366ns 0.225ns 0.346ns 0.346ns 0.225ns 0.225ns 0.225ns 0.228ns 0.000ns 0.154ns } "" } } } 0 0 "%4!c! %5!s! clock path from clock "%1!s!" to %2!s! %6!s! is %3!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.000 ns + " "Info: + Micro clock to output delay of source is 0.000 ns" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 0 0 } } } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_DATA_PATH_RESULT" "3.978 ns + Longest register pin " "Info: + Longest register to pin delay is 3.978 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns dataout[1]$latch 1 REG LCCOMB_X29_Y20_N0 1 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LCCOMB_X29_Y20_N0; Fanout = 1; REG Node = 'dataout[1]$latch'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { dataout[1]$latch } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 0 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.834 ns) + CELL(2.144 ns) 3.978 ns dataout[1] 2 PIN PIN_P2 0 " "Info: 2: + IC(1.834 ns) + CELL(2.144 ns) = 3.978 ns; Loc. = PIN_P2; Fanout = 0; PIN Node = 'dataout[1]'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "3.978 ns" { dataout[1]$latch dataout[1] } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.144 ns ( 53.90 % ) " "Info: Total cell delay = 2.144 ns ( 53.90 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.834 ns ( 46.10 % ) " "Info: Total interconnect delay = 1.834 ns ( 46.10 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "3.978 ns" { dataout[1]$latch dataout[1] } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "3.978 ns" { dataout[1]$latch {} dataout[1] {} } { 0.000ns 1.834ns } { 0.000ns 2.144ns } "" } } } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0} } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "10.104 ns" { RD Decoder0~415 cmd[6] WideOr7~301 WideOr7~302 cmd2[1]~0 cmd2[5] dataout[2]~1605 Mux10~83 Mux10~83clkctrl dataout[1]$latch } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "10.104 ns" { RD {} RD~combout {} Decoder0~415 {} cmd[6] {} WideOr7~301 {} WideOr7~302 {} cmd2[1]~0 {} cmd2[5] {} dataout[2]~1605 {} Mux10~83 {} Mux10~83clkctrl {} dataout[1]$latch {} } { 0.000ns 0.000ns 1.149ns 0.250ns 0.594ns 0.258ns 0.236ns 0.628ns 0.648ns 0.249ns 2.036ns 0.907ns } { 0.000ns 0.809ns 0.366ns 0.225ns 0.346ns 0.346ns 0.225ns 0.225ns 0.225ns 0.228ns 0.000ns 0.154ns } "" } } { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "3.978 ns" { dataout[1]$latch dataout[1] } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "3.978 ns" { dataout[1]$latch {} dataout[1] {} } { 0.000ns 1.834ns } { 0.000ns 2.144ns } "" } } } 0 0 "tco from clock "%1!s!" to destination pin "%2!s!" through %5!s! "%3!s!" is %4!s!" 0 0 "" 0}
- { "Info" "ITDB_TH_RESULT" "wover0 WR RD 4.912 ns register " "Info: th for register "wover0" (data pin = "WR", clock pin = "RD") is 4.912 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "RD destination 8.329 ns + Longest register " "Info: + Longest clock path from clock "RD" to destination register is 8.329 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.809 ns) 0.809 ns RD 1 CLK PIN_C9 7 " "Info: 1: + IC(0.000 ns) + CELL(0.809 ns) = 0.809 ns; Loc. = PIN_C9; Fanout = 7; CLK Node = 'RD'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { RD } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 3 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.149 ns) + CELL(0.366 ns) 2.324 ns Decoder0~415 2 COMB LCCOMB_X26_Y20_N18 9 " "Info: 2: + IC(1.149 ns) + CELL(0.366 ns) = 2.324 ns; Loc. = LCCOMB_X26_Y20_N18; Fanout = 9; COMB Node = 'Decoder0~415'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.515 ns" { RD Decoder0~415 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 98 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.250 ns) + CELL(0.225 ns) 2.799 ns cmd[6] 3 REG LCCOMB_X26_Y20_N22 20 " "Info: 3: + IC(0.250 ns) + CELL(0.225 ns) = 2.799 ns; Loc. = LCCOMB_X26_Y20_N22; Fanout = 20; REG Node = 'cmd[6]'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.475 ns" { Decoder0~415 cmd[6] } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 96 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.594 ns) + CELL(0.346 ns) 3.739 ns WideOr7~301 4 COMB LCCOMB_X27_Y20_N22 1 " "Info: 4: + IC(0.594 ns) + CELL(0.346 ns) = 3.739 ns; Loc. = LCCOMB_X27_Y20_N22; Fanout = 1; COMB Node = 'WideOr7~301'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.940 ns" { cmd[6] WideOr7~301 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 144 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.258 ns) + CELL(0.346 ns) 4.343 ns WideOr7~302 5 COMB LCCOMB_X27_Y20_N2 4 " "Info: 5: + IC(0.258 ns) + CELL(0.346 ns) = 4.343 ns; Loc. = LCCOMB_X27_Y20_N2; Fanout = 4; COMB Node = 'WideOr7~302'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.604 ns" { WideOr7~301 WideOr7~302 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 144 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.238 ns) + CELL(0.225 ns) 4.806 ns cmd0[1]~0 6 COMB LCCOMB_X27_Y20_N18 5 " "Info: 6: + IC(0.238 ns) + CELL(0.225 ns) = 4.806 ns; Loc. = LCCOMB_X27_Y20_N18; Fanout = 5; COMB Node = 'cmd0[1]~0'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.463 ns" { WideOr7~302 cmd0[1]~0 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.605 ns) + CELL(0.053 ns) 5.464 ns cmd0[5] 7 REG LCCOMB_X27_Y19_N4 13 " "Info: 7: + IC(0.605 ns) + CELL(0.053 ns) = 5.464 ns; Loc. = LCCOMB_X27_Y19_N4; Fanout = 13; REG Node = 'cmd0[5]'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.658 ns" { cmd0[1]~0 cmd0[5] } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 142 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.264 ns) + CELL(0.228 ns) 5.956 ns set0[8]~157 8 COMB LCCOMB_X27_Y19_N2 2 " "Info: 8: + IC(0.264 ns) + CELL(0.228 ns) = 5.956 ns; Loc. = LCCOMB_X27_Y19_N2; Fanout = 2; COMB Node = 'set0[8]~157'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.492 ns" { cmd0[5] set0[8]~157 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 331 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.093 ns) + CELL(0.225 ns) 7.274 ns wover0~48 9 COMB LCCOMB_X27_Y19_N22 1 " "Info: 9: + IC(1.093 ns) + CELL(0.225 ns) = 7.274 ns; Loc. = LCCOMB_X27_Y19_N22; Fanout = 1; COMB Node = 'wover0~48'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.318 ns" { set0[8]~157 wover0~48 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.002 ns) + CELL(0.053 ns) 8.329 ns wover0 10 REG LCCOMB_X27_Y19_N20 2 " "Info: 10: + IC(1.002 ns) + CELL(0.053 ns) = 8.329 ns; Loc. = LCCOMB_X27_Y19_N20; Fanout = 2; REG Node = 'wover0'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.055 ns" { wover0~48 wover0 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.876 ns ( 34.53 % ) " "Info: Total cell delay = 2.876 ns ( 34.53 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "5.453 ns ( 65.47 % ) " "Info: Total interconnect delay = 5.453 ns ( 65.47 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "8.329 ns" { RD Decoder0~415 cmd[6] WideOr7~301 WideOr7~302 cmd0[1]~0 cmd0[5] set0[8]~157 wover0~48 wover0 } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "8.329 ns" { RD {} RD~combout {} Decoder0~415 {} cmd[6] {} WideOr7~301 {} WideOr7~302 {} cmd0[1]~0 {} cmd0[5] {} set0[8]~157 {} wover0~48 {} wover0 {} } { 0.000ns 0.000ns 1.149ns 0.250ns 0.594ns 0.258ns 0.238ns 0.605ns 0.264ns 1.093ns 1.002ns } { 0.000ns 0.809ns 0.366ns 0.225ns 0.346ns 0.346ns 0.225ns 0.053ns 0.228ns 0.225ns 0.053ns } "" } } } 0 0 "%4!c! %5!s! clock path from clock "%1!s!" to %2!s! %6!s! is %3!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TH_DELAY" "0.000 ns + " "Info: + Micro hold delay of destination is 0.000 ns" { } { { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } } 0 0 "%2!c! Micro hold delay of destination is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_DATA_PATH_RESULT" "3.417 ns - Shortest pin register " "Info: - Shortest pin to register delay is 3.417 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.857 ns) 0.857 ns WR 1 CLK PIN_B8 7 " "Info: 1: + IC(0.000 ns) + CELL(0.857 ns) = 0.857 ns; Loc. = PIN_B8; Fanout = 7; CLK Node = 'WR'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { WR } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 3 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.900 ns) + CELL(0.053 ns) 1.810 ns Decoder0 2 COMB LCCOMB_X26_Y23_N2 12 " "Info: 2: + IC(0.900 ns) + CELL(0.053 ns) = 1.810 ns; Loc. = LCCOMB_X26_Y23_N2; Fanout = 12; COMB Node = 'Decoder0'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.953 ns" { WR Decoder0 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 98 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.694 ns) + CELL(0.228 ns) 2.732 ns wover0~47 3 COMB LCCOMB_X27_Y19_N12 1 " "Info: 3: + IC(0.694 ns) + CELL(0.228 ns) = 2.732 ns; Loc. = LCCOMB_X27_Y19_N12; Fanout = 1; COMB Node = 'wover0~47'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.922 ns" { Decoder0 wover0~47 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.460 ns) + CELL(0.225 ns) 3.417 ns wover0 4 REG LCCOMB_X27_Y19_N20 2 " "Info: 4: + IC(0.460 ns) + CELL(0.225 ns) = 3.417 ns; Loc. = LCCOMB_X27_Y19_N20; Fanout = 2; REG Node = 'wover0'" { } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.685 ns" { wover0~47 wover0 } "NODE_NAME" } } { "I8253f.v" "" { Text "c:/altera/72/quartus/exp3/I8253f/I8253f.v" 29 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.363 ns ( 39.89 % ) " "Info: Total cell delay = 1.363 ns ( 39.89 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "2.054 ns ( 60.11 % ) " "Info: Total interconnect delay = 2.054 ns ( 60.11 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "3.417 ns" { WR Decoder0 wover0~47 wover0 } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "3.417 ns" { WR {} WR~combout {} Decoder0 {} wover0~47 {} wover0 {} } { 0.000ns 0.000ns 0.900ns 0.694ns 0.460ns } { 0.000ns 0.857ns 0.053ns 0.228ns 0.225ns } "" } } } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0} } { { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "8.329 ns" { RD Decoder0~415 cmd[6] WideOr7~301 WideOr7~302 cmd0[1]~0 cmd0[5] set0[8]~157 wover0~48 wover0 } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "8.329 ns" { RD {} RD~combout {} Decoder0~415 {} cmd[6] {} WideOr7~301 {} WideOr7~302 {} cmd0[1]~0 {} cmd0[5] {} set0[8]~157 {} wover0~48 {} wover0 {} } { 0.000ns 0.000ns 1.149ns 0.250ns 0.594ns 0.258ns 0.238ns 0.605ns 0.264ns 1.093ns 1.002ns } { 0.000ns 0.809ns 0.366ns 0.225ns 0.346ns 0.346ns 0.225ns 0.053ns 0.228ns 0.225ns 0.053ns } "" } } { "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "3.417 ns" { WR Decoder0 wover0~47 wover0 } "NODE_NAME" } } { "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/72/quartus/bin/Technology_Viewer.qrui" "3.417 ns" { WR {} WR~combout {} Decoder0 {} wover0~47 {} wover0 {} } { 0.000ns 0.000ns 0.900ns 0.694ns 0.460ns } { 0.000ns 0.857ns 0.053ns 0.228ns 0.225ns } "" } } } 0 0 "th for %5!s! "%1!s!" (data pin = "%2!s!", clock pin = "%3!s!") is %4!s!" 0 0 "" 0}
- { "Info" "IQEXE_ERROR_COUNT" "Classic Timing Analyzer 0 s 138 s Quartus II " "Info: Quartus II Classic Timing Analyzer was successful. 0 errors, 138 warnings" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "143 " "Info: Allocated 143 megabytes of memory during processing" { } { } 0 0 "Allocated %1!s! megabytes of memory during processing" 0 0 "" 0} { "Info" "IQEXE_END_BANNER_TIME" "Sun Apr 18 22:56:29 2010 " "Info: Processing ended: Sun Apr 18 22:56:29 2010" { } { } 0 0 "Processing ended: %1!s!" 0 0 "" 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:02 " "Info: Elapsed time: 00:00:02" { } { } 0 0 "Elapsed time: %1!s!" 0 0 "" 0} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "" 0}